intel_fbc.c 37.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

R
Rodrigo Vivi 已提交
41 42 43
#include "intel_drv.h"
#include "i915_drv.h"

P
Paulo Zanoni 已提交
44 45
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
46
	return HAS_FBC(dev_priv);
P
Paulo Zanoni 已提交
47 48
}

49 50
static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
{
51
	return IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8;
52 53
}

54 55
static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
{
56
	return INTEL_GEN(dev_priv) < 4;
57 58
}

59 60
static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
{
61
	return INTEL_GEN(dev_priv) <= 3;
62 63
}

64 65 66 67 68 69 70 71 72 73 74 75 76
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
{
	return crtc->base.y - crtc->adjusted_y;
}

77 78 79 80 81
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
82
static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
83 84 85
					    int *width, int *height)
{
	if (width)
86
		*width = cache->plane.src_w;
87
	if (height)
88
		*height = cache->plane.src_h;
89 90
}

91 92
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
					struct intel_fbc_state_cache *cache)
93 94 95
{
	int lines;

96
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
97
	if (INTEL_GEN(dev_priv) == 7)
98
		lines = min(lines, 2048);
99 100
	else if (INTEL_GEN(dev_priv) >= 8)
		lines = min(lines, 2560);
101 102

	/* Hardware needs the full buffer stride, not just the active area. */
103
	return lines * cache->fb.stride;
104 105
}

106
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
107 108 109 110 111 112 113 114 115 116 117 118
{
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
119 120 121
	if (intel_wait_for_register(dev_priv,
				    FBC_STATUS, FBC_STAT_COMPRESSING, 0,
				    10)) {
122 123 124 125 126
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

127
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
128
{
129
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
130 131 132 133
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

134
	/* Note: fbc.threshold == 1 for i8xx */
135 136 137
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
138 139

	/* FBC_CTL wants 32B or 64B units */
140
	if (IS_GEN2(dev_priv))
141 142 143 144 145 146
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
147
		I915_WRITE(FBC_TAG(i), 0);
148

149
	if (IS_GEN4(dev_priv)) {
150 151 152 153
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
154
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
155
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
156
		I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
157 158 159 160 161 162
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
163
	if (IS_I945GM(dev_priv))
164 165
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
166
	fbc_ctl |= params->vma->fence->id;
167 168 169
	I915_WRITE(FBC_CONTROL, fbc_ctl);
}

170
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
171 172 173 174
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

175
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
176
{
177
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
178 179
	u32 dpfc_ctl;

180
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
181
	if (params->fb.format->cpp[0] == 2)
182 183 184 185
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;

186 187
	if (params->vma->fence) {
		dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
188 189 190 191
		I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
	} else {
		I915_WRITE(DPFC_FENCE_YOFF, 0);
	}
192 193 194 195 196

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
}

197
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
198 199 200 201 202 203 204 205 206 207 208
{
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
	}
}

209
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
210 211 212 213
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

214 215
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
216
{
217 218
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
219 220
}

221
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
222
{
223
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
224
	u32 dpfc_ctl;
225
	int threshold = dev_priv->fbc.threshold;
226

227
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
228
	if (params->fb.format->cpp[0] == 2)
229
		threshold++;
230

231
	switch (threshold) {
232 233 234 235 236 237 238 239 240 241 242
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
243

244
	if (params->vma->fence) {
245 246
		dpfc_ctl |= DPFC_CTL_FENCE_EN;
		if (IS_GEN5(dev_priv))
247
			dpfc_ctl |= params->vma->fence->id;
248 249
		if (IS_GEN6(dev_priv)) {
			I915_WRITE(SNB_DPFC_CTL_SA,
250 251
				   SNB_CPU_FENCE_ENABLE |
				   params->vma->fence->id);
252 253 254 255 256 257 258 259 260
			I915_WRITE(DPFC_CPU_FENCE_OFFSET,
				   params->crtc.fence_y_offset);
		}
	} else {
		if (IS_GEN6(dev_priv)) {
			I915_WRITE(SNB_DPFC_CTL_SA, 0);
			I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
		}
	}
261

262
	I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
263 264
	I915_WRITE(ILK_FBC_RT_BASE,
		   i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
265 266 267
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

268
	intel_fbc_recompress(dev_priv);
269 270
}

271
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
272 273 274 275 276 277 278 279 280 281 282
{
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
	}
}

283
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
284 285 286 287
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

288
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
289
{
290
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
291
	u32 dpfc_ctl;
292
	int threshold = dev_priv->fbc.threshold;
293

294
	dpfc_ctl = 0;
295
	if (IS_IVYBRIDGE(dev_priv))
296
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
297

298
	if (params->fb.format->cpp[0] == 2)
299
		threshold++;
300

301
	switch (threshold) {
302 303 304 305 306 307 308 309 310 311 312 313
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

314
	if (params->vma->fence) {
315 316
		dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
		I915_WRITE(SNB_DPFC_CTL_SA,
317 318
			   SNB_CPU_FENCE_ENABLE |
			   params->vma->fence->id);
319 320 321 322 323
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
	} else {
		I915_WRITE(SNB_DPFC_CTL_SA,0);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
	}
324 325 326 327

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

328
	if (IS_IVYBRIDGE(dev_priv)) {
329 330 331 332
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
333
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
334
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
335 336
		I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
			   I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
337 338 339
			   HSW_FBCQ_DIS);
	}

340 341
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

342
	intel_fbc_recompress(dev_priv);
343 344
}

345 346
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
347
	if (INTEL_GEN(dev_priv) >= 5)
348 349 350 351 352 353 354 355 356
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
357 358 359 360
	struct intel_fbc *fbc = &dev_priv->fbc;

	fbc->active = true;

361
	if (INTEL_GEN(dev_priv) >= 7)
362
		gen7_fbc_activate(dev_priv);
363
	else if (INTEL_GEN(dev_priv) >= 5)
364 365 366 367 368 369 370 371 372
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
373 374 375 376
	struct intel_fbc *fbc = &dev_priv->fbc;

	fbc->active = false;

377
	if (INTEL_GEN(dev_priv) >= 5)
378 379 380 381 382 383 384
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
385
/**
386
 * intel_fbc_is_active - Is FBC active?
387
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
388 389
 *
 * This function is used to verify the current state of FBC.
D
Daniel Vetter 已提交
390
 *
R
Rodrigo Vivi 已提交
391
 * FIXME: This should be tracked in the plane config eventually
D
Daniel Vetter 已提交
392
 * instead of queried at runtime for most callers.
R
Rodrigo Vivi 已提交
393
 */
394
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
395
{
396
	return dev_priv->fbc.active;
397 398 399 400
}

static void intel_fbc_work_fn(struct work_struct *__work)
{
401 402
	struct drm_i915_private *dev_priv =
		container_of(__work, struct drm_i915_private, fbc.work.work);
403 404 405
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
	struct intel_crtc *crtc = fbc->crtc;
406
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
407 408 409 410 411

	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));

412
		mutex_lock(&fbc->lock);
413
		work->scheduled = false;
414
		mutex_unlock(&fbc->lock);
415 416
		return;
	}
417 418 419 420 421 422 423 424 425

retry:
	/* Delay the actual enabling to let pageflipping cease and the
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
	 *
	 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
426 427 428 429 430
	 *
	 * It is also worth mentioning that since work->scheduled_vblank can be
	 * updated multiple times by the other threads, hitting the timeout is
	 * not an error condition. We'll just end up hitting the "goto retry"
	 * case below.
431
	 */
432 433 434
	wait_event_timeout(vblank->queue,
		drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
		msecs_to_jiffies(50));
435

436
	mutex_lock(&fbc->lock);
437

438 439 440 441 442
	/* Were we cancelled? */
	if (!work->scheduled)
		goto out;

	/* Were we delayed again while this function was sleeping? */
443
	if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
444
		mutex_unlock(&fbc->lock);
445
		goto retry;
446 447
	}

448
	intel_fbc_hw_activate(dev_priv);
449 450 451 452

	work->scheduled = false;

out:
453
	mutex_unlock(&fbc->lock);
454
	drm_crtc_vblank_put(&crtc->base);
455 456
}

457
static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
458
{
459
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
460 461
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
462

463
	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
464

465 466 467 468 469 470
	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));
		return;
	}

471 472 473 474
	/* It is useless to call intel_fbc_cancel_work() or cancel_work() in
	 * this function since we're not releasing fbc.lock, so it won't have an
	 * opportunity to grab it to discover that it was cancelled. So we just
	 * update the expected jiffy count. */
475
	work->scheduled = true;
476 477
	work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
	drm_crtc_vblank_put(&crtc->base);
478

479
	schedule_work(&work->work);
480 481
}

482
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
483
{
484 485 486
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
487

488 489 490 491
	/* Calling cancel_work() here won't help due to the fact that the work
	 * function grabs fbc->lock. Just set scheduled to false so the work
	 * function can know it was cancelled. */
	fbc->work.scheduled = false;
P
Paulo Zanoni 已提交
492

493
	if (fbc->active)
494
		intel_fbc_hw_deactivate(dev_priv);
495 496
}

497 498
static bool multiple_pipes_ok(struct intel_crtc *crtc,
			      struct intel_plane_state *plane_state)
499
{
500
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
501 502
	struct intel_fbc *fbc = &dev_priv->fbc;
	enum pipe pipe = crtc->pipe;
503

504 505
	/* Don't even bother tracking anything we don't need. */
	if (!no_fbc_on_multiple_pipes(dev_priv))
506 507
		return true;

508
	if (plane_state->base.visible)
509 510 511
		fbc->visible_pipes_mask |= (1 << pipe);
	else
		fbc->visible_pipes_mask &= ~(1 << pipe);
512

513
	return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
514 515
}

516
static int find_compression_threshold(struct drm_i915_private *dev_priv,
517 518 519 520
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
521
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
522 523
	int compression_threshold = 1;
	int ret;
524 525 526 527 528 529
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
530
	if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
531
		end = ggtt->stolen_size - 8 * 1024 * 1024;
532
	else
533
		end = U64_MAX;
534 535 536 537 538 539 540 541 542

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
543 544
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
545 546 547 548 549 550 551 552 553
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

554 555
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
556
	if (ret && INTEL_GEN(dev_priv) <= 4) {
557 558 559 560 561 562 563 564 565
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

566
static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
567
{
568
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
569
	struct intel_fbc *fbc = &dev_priv->fbc;
570
	struct drm_mm_node *uninitialized_var(compressed_llb);
571 572
	int size, fb_cpp, ret;

573
	WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
574

575
	size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
576
	fb_cpp = fbc->state_cache.fb.format->cpp[0];
577

578
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
579 580 581 582 583 584 585 586
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

587
	fbc->threshold = ret;
588

589
	if (INTEL_GEN(dev_priv) >= 5)
590
		I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
591
	else if (IS_GM45(dev_priv)) {
592
		I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
593 594 595 596 597 598 599 600 601 602
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

603
		fbc->compressed_llb = compressed_llb;
604 605

		I915_WRITE(FBC_CFB_BASE,
606
			   dev_priv->mm.stolen_base + fbc->compressed_fb.start);
607 608 609 610
		I915_WRITE(FBC_LL_BASE,
			   dev_priv->mm.stolen_base + compressed_llb->start);
	}

611
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
612
		      fbc->compressed_fb.size, fbc->threshold);
613 614 615 616 617

	return 0;

err_fb:
	kfree(compressed_llb);
618
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
619
err_llb:
620 621
	if (drm_mm_initialized(&dev_priv->mm.stolen))
		pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
622 623 624
	return -ENOSPC;
}

625
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
626
{
627 628 629 630 631 632 633 634
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
635 636 637
	}
}

638
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
639
{
640 641
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
642
	if (!fbc_supported(dev_priv))
643 644
		return;

645
	mutex_lock(&fbc->lock);
646
	__intel_fbc_cleanup_cfb(dev_priv);
647
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
648 649
}

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
	/* These should have been caught earlier. */
	WARN_ON(stride < 512);
	WARN_ON((stride & (64 - 1)) != 0);

	/* Below are the additional FBC restrictions. */

	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
		return stride == 4096 || stride == 8192;

	if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
		return false;

	if (stride > 16384)
		return false;

	return true;
}

671 672
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
				  uint32_t pixel_format)
673
{
674
	switch (pixel_format) {
675 676 677 678 679 680
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
681
		if (IS_GEN2(dev_priv))
682 683 684 685 686 687 688 689 690 691
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

692 693 694 695 696 697 698
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
699
{
700
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
701
	struct intel_fbc *fbc = &dev_priv->fbc;
702
	unsigned int effective_w, effective_h, max_w, max_h;
703

704
	if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
705 706
		max_w = 4096;
		max_h = 4096;
707
	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
708 709 710 711 712 713 714
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

715 716
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
717 718 719 720
	effective_w += crtc->adjusted_x;
	effective_h += crtc->adjusted_y;

	return effective_w <= max_w && effective_h <= max_h;
721 722
}

723 724 725
static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
					 struct intel_crtc_state *crtc_state,
					 struct intel_plane_state *plane_state)
726
{
727
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
728
	struct intel_fbc *fbc = &dev_priv->fbc;
729 730
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
	struct drm_framebuffer *fb = plane_state->base.fb;
731 732

	cache->vma = NULL;
733

734 735
	cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
736
		cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
737 738

	cache->plane.rotation = plane_state->base.rotation;
739 740 741 742 743
	/*
	 * Src coordinates are already rotated by 270 degrees for
	 * the 90/270 degree plane rotation cases (to match the
	 * GTT mapping), hence no need to account for rotation here.
	 */
744 745 746
	cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
	cache->plane.visible = plane_state->base.visible;
747 748 749

	if (!cache->plane.visible)
		return;
750

751
	cache->fb.format = fb->format;
752
	cache->fb.stride = fb->pitches[0];
753 754

	cache->vma = plane_state->vma;
755 756 757 758
}

static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
759
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
760 761 762
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

763 764 765 766 767 768 769 770
	/* We don't need to use a state cache here since this information is
	 * global for all CRTC.
	 */
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

771
	if (!cache->vma) {
772
		fbc->no_fbc_reason = "primary plane not visible";
773 774
		return false;
	}
775

776 777
	if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
	    (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
778
		fbc->no_fbc_reason = "incompatible mode";
779
		return false;
780 781
	}

782
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
783
		fbc->no_fbc_reason = "mode too large for compression";
784
		return false;
785
	}
786

787 788
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
789 790 791 792
	 *
	 * Note that is possible for a tiled surface to be unmappable (and
	 * so have no fence associated with it) due to aperture constaints
	 * at the time of pinning.
793
	 */
794
	if (!cache->vma->fence) {
795 796
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
		return false;
797
	}
798
	if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
799
	    cache->plane.rotation != DRM_ROTATE_0) {
800
		fbc->no_fbc_reason = "rotation unsupported";
801
		return false;
802 803
	}

804
	if (!stride_is_valid(dev_priv, cache->fb.stride)) {
805
		fbc->no_fbc_reason = "framebuffer stride not supported";
806
		return false;
807 808
	}

809
	if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
810
		fbc->no_fbc_reason = "pixel format is invalid";
811
		return false;
812 813
	}

814 815
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
816
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
817
		fbc->no_fbc_reason = "pixel rate is too big";
818
		return false;
819 820
	}

821 822 823 824 825 826 827 828 829 830
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
831
	if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
832
	    fbc->compressed_fb.size * fbc->threshold) {
833
		fbc->no_fbc_reason = "CFB requirements changed";
834 835 836 837 838 839
		return false;
	}

	return true;
}

840
static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
841
{
842
	struct intel_fbc *fbc = &dev_priv->fbc;
843

844
	if (intel_vgpu_active(dev_priv)) {
845
		fbc->no_fbc_reason = "VGPU is active";
846 847 848 849
		return false;
	}

	if (!i915.enable_fbc) {
850
		fbc->no_fbc_reason = "disabled per module param or by default";
851 852 853
		return false;
	}

854 855 856 857 858
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

859 860 861
	return true;
}

862 863 864
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
865
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
866 867
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
868 869 870 871 872 873

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

874 875
	params->vma = cache->vma;

876 877 878 879
	params->crtc.pipe = crtc->pipe;
	params->crtc.plane = crtc->plane;
	params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);

880
	params->fb.format = cache->fb.format;
881
	params->fb.stride = cache->fb.stride;
882

883
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
884 885 886 887 888 889 890 891 892
}

static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
				       struct intel_fbc_reg_params *params2)
{
	/* We can use this since intel_fbc_get_reg_params() does a memset. */
	return memcmp(params1, params2, sizeof(*params1)) == 0;
}

893 894 895
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state)
896
{
897
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
898
	struct intel_fbc *fbc = &dev_priv->fbc;
899

900 901 902 903
	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&fbc->lock);
904

905
	if (!multiple_pipes_ok(crtc, plane_state)) {
906
		fbc->no_fbc_reason = "more than one pipe active";
907
		goto deactivate;
908 909
	}

910
	if (!fbc->enabled || fbc->crtc != crtc)
911
		goto unlock;
912

913
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
914

915
deactivate:
916
	intel_fbc_deactivate(dev_priv);
917 918
unlock:
	mutex_unlock(&fbc->lock);
919 920
}

921
static void __intel_fbc_post_update(struct intel_crtc *crtc)
922
{
923
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
924 925 926 927 928 929 930 931 932 933 934 935
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_reg_params old_params;

	WARN_ON(!mutex_is_locked(&fbc->lock));

	if (!fbc->enabled || fbc->crtc != crtc)
		return;

	if (!intel_fbc_can_activate(crtc)) {
		WARN_ON(fbc->active);
		return;
	}
936

937 938
	old_params = fbc->params;
	intel_fbc_get_reg_params(crtc, &fbc->params);
939

940 941 942 943 944
	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
945 946
	if (fbc->active &&
	    intel_fbc_reg_params_equal(&old_params, &fbc->params))
947 948
		return;

949
	intel_fbc_deactivate(dev_priv);
950
	intel_fbc_schedule_activation(crtc);
951
	fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
P
Paulo Zanoni 已提交
952 953
}

954
void intel_fbc_post_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
955
{
956
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
957
	struct intel_fbc *fbc = &dev_priv->fbc;
958

P
Paulo Zanoni 已提交
959
	if (!fbc_supported(dev_priv))
960 961
		return;

962
	mutex_lock(&fbc->lock);
963
	__intel_fbc_post_update(crtc);
964
	mutex_unlock(&fbc->lock);
965 966
}

967 968 969 970 971 972 973 974
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
	if (fbc->enabled)
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

975 976 977 978
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
979
	struct intel_fbc *fbc = &dev_priv->fbc;
980

P
Paulo Zanoni 已提交
981
	if (!fbc_supported(dev_priv))
982 983
		return;

984
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
985 986
		return;

987
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
988

989
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
990

991
	if (fbc->enabled && fbc->busy_bits)
992
		intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
993

994
	mutex_unlock(&fbc->lock);
995 996 997
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
998
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
999
{
1000 1001
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
1002
	if (!fbc_supported(dev_priv))
1003 1004
		return;

1005
	mutex_lock(&fbc->lock);
1006

1007
	fbc->busy_bits &= ~frontbuffer_bits;
1008

1009 1010 1011
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
		goto out;

1012 1013
	if (!fbc->busy_bits && fbc->enabled &&
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1014
		if (fbc->active)
1015
			intel_fbc_recompress(dev_priv);
1016
		else
1017
			__intel_fbc_post_update(fbc->crtc);
1018
	}
P
Paulo Zanoni 已提交
1019

1020
out:
1021
	mutex_unlock(&fbc->lock);
1022 1023
}

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct drm_plane *plane;
	struct drm_plane_state *plane_state;
1042
	bool crtc_chosen = false;
1043
	int i;
1044 1045 1046

	mutex_lock(&fbc->lock);

1047 1048 1049
	/* Does this atomic commit involve the CRTC currently tied to FBC? */
	if (fbc->crtc &&
	    !drm_atomic_get_existing_crtc_state(state, &fbc->crtc->base))
1050 1051
		goto out;

1052 1053 1054
	if (!intel_fbc_can_enable(dev_priv))
		goto out;

1055 1056 1057 1058
	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
1059
	for_each_new_plane_in_state(state, plane, plane_state, i) {
1060 1061
		struct intel_plane_state *intel_plane_state =
			to_intel_plane_state(plane_state);
1062
		struct intel_crtc_state *intel_crtc_state;
1063
		struct intel_crtc *crtc = to_intel_crtc(plane_state->crtc);
1064

1065
		if (!intel_plane_state->base.visible)
1066 1067
			continue;

1068 1069 1070 1071
		if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
			continue;

		if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
1072 1073
			continue;

1074
		intel_crtc_state = to_intel_crtc_state(
1075
			drm_atomic_get_existing_crtc_state(state, &crtc->base));
1076

1077
		intel_crtc_state->enable_fbc = true;
1078
		crtc_chosen = true;
1079
		break;
1080 1081
	}

1082 1083 1084
	if (!crtc_chosen)
		fbc->no_fbc_reason = "no suitable CRTC for FBC";

1085 1086 1087 1088
out:
	mutex_unlock(&fbc->lock);
}

1089 1090 1091
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
1092 1093
 * @crtc_state: corresponding &drm_crtc_state for @crtc
 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
1094
 *
1095
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1096 1097 1098
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1099
 */
1100 1101 1102
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state)
1103
{
1104
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1105
	struct intel_fbc *fbc = &dev_priv->fbc;
1106 1107 1108 1109

	if (!fbc_supported(dev_priv))
		return;

1110
	mutex_lock(&fbc->lock);
1111

1112
	if (fbc->enabled) {
1113 1114
		WARN_ON(fbc->crtc == NULL);
		if (fbc->crtc == crtc) {
1115
			WARN_ON(!crtc_state->enable_fbc);
1116 1117
			WARN_ON(fbc->active);
		}
1118 1119 1120
		goto out;
	}

1121
	if (!crtc_state->enable_fbc)
1122 1123
		goto out;

1124 1125
	WARN_ON(fbc->active);
	WARN_ON(fbc->crtc != NULL);
1126

1127
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1128
	if (intel_fbc_alloc_cfb(crtc)) {
1129
		fbc->no_fbc_reason = "not enough stolen memory";
1130 1131 1132
		goto out;
	}

1133
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1134
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1135

1136 1137
	fbc->enabled = true;
	fbc->crtc = crtc;
1138
out:
1139
	mutex_unlock(&fbc->lock);
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
}

/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
1151 1152
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;
1153

1154 1155 1156
	WARN_ON(!mutex_is_locked(&fbc->lock));
	WARN_ON(!fbc->enabled);
	WARN_ON(fbc->active);
1157
	WARN_ON(crtc->active);
1158 1159 1160

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

1161 1162
	__intel_fbc_cleanup_cfb(dev_priv);

1163 1164
	fbc->enabled = false;
	fbc->crtc = NULL;
1165 1166 1167
}

/**
1168
 * intel_fbc_disable - disable FBC if it's associated with crtc
1169 1170 1171 1172
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1173
void intel_fbc_disable(struct intel_crtc *crtc)
1174
{
1175
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1176
	struct intel_fbc *fbc = &dev_priv->fbc;
1177 1178 1179 1180

	if (!fbc_supported(dev_priv))
		return;

1181
	mutex_lock(&fbc->lock);
1182
	if (fbc->crtc == crtc)
1183
		__intel_fbc_disable(dev_priv);
1184
	mutex_unlock(&fbc->lock);
1185 1186

	cancel_work_sync(&fbc->work.work);
1187 1188 1189
}

/**
1190
 * intel_fbc_global_disable - globally disable FBC
1191 1192 1193 1194
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1195
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1196
{
1197 1198
	struct intel_fbc *fbc = &dev_priv->fbc;

1199 1200 1201
	if (!fbc_supported(dev_priv))
		return;

1202 1203
	mutex_lock(&fbc->lock);
	if (fbc->enabled)
1204
		__intel_fbc_disable(dev_priv);
1205
	mutex_unlock(&fbc->lock);
1206 1207

	cancel_work_sync(&fbc->work.work);
1208 1209
}

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
static void intel_fbc_underrun_work_fn(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, fbc.underrun_work);
	struct intel_fbc *fbc = &dev_priv->fbc;

	mutex_lock(&fbc->lock);

	/* Maybe we were scheduled twice. */
	if (fbc->underrun_detected)
		goto out;

	DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
	fbc->underrun_detected = true;

	intel_fbc_deactivate(dev_priv);
out:
	mutex_unlock(&fbc->lock);
}

/**
 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
 * @dev_priv: i915 device instance
 *
 * Without FBC, most underruns are harmless and don't really cause too many
 * problems, except for an annoying message on dmesg. With FBC, underruns can
 * become black screens or even worse, especially when paired with bad
 * watermarks. So in order for us to be on the safe side, completely disable FBC
 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
 * already suggests that watermarks may be bad, so try to be as safe as
 * possible.
 *
 * This function is called from the IRQ handler.
 */
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (!fbc_supported(dev_priv))
		return;

	/* There's no guarantee that underrun_detected won't be set to true
	 * right after this check and before the work is scheduled, but that's
	 * not a problem since we'll check it again under the work function
	 * while FBC is locked. This check here is just to prevent us from
	 * unnecessarily scheduling the work, and it relies on the fact that we
	 * never switch underrun_detect back to false after it's true. */
	if (READ_ONCE(fbc->underrun_detected))
		return;

	schedule_work(&fbc->underrun_work);
}

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
/**
 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
 * @dev_priv: i915 device instance
 *
 * The FBC code needs to track CRTC visibility since the older platforms can't
 * have FBC enabled while multiple pipes are used. This function does the
 * initial setup at driver load to make sure FBC is matching the real hardware.
 */
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
{
	struct intel_crtc *crtc;

	/* Don't even bother tracking anything if we don't need. */
	if (!no_fbc_on_multiple_pipes(dev_priv))
		return;

1279
	for_each_intel_crtc(&dev_priv->drm, crtc)
1280
		if (intel_crtc_active(crtc) &&
1281
		    crtc->base.primary->state->visible)
1282 1283 1284
			dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
}

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
/*
 * The DDX driver changes its behavior depending on the value it reads from
 * i915.enable_fbc, so sanitize it by translating the default value into either
 * 0 or 1 in order to allow it to know what's going on.
 *
 * Notice that this is done at driver initialization and we still allow user
 * space to change the value during runtime without sanitizing it again. IGT
 * relies on being able to change i915.enable_fbc at runtime.
 */
static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
{
	if (i915.enable_fbc >= 0)
		return !!i915.enable_fbc;

1299 1300 1301
	if (!HAS_FBC(dev_priv))
		return 0;

P
Paulo Zanoni 已提交
1302
	if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
1303 1304 1305 1306 1307
		return 1;

	return 0;
}

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
{
#ifdef CONFIG_INTEL_IOMMU
	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
	if (intel_iommu_gfx_mapped &&
	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
		DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
		return true;
	}
#endif

	return false;
}

R
Rodrigo Vivi 已提交
1322 1323 1324 1325 1326 1327
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1328 1329
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1330
	struct intel_fbc *fbc = &dev_priv->fbc;
1331 1332
	enum pipe pipe;

1333
	INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
1334
	INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1335 1336 1337 1338
	mutex_init(&fbc->lock);
	fbc->enabled = false;
	fbc->active = false;
	fbc->work.scheduled = false;
P
Paulo Zanoni 已提交
1339

1340 1341 1342
	if (need_fbc_vtd_wa(dev_priv))
		mkwrite_device_info(dev_priv)->has_fbc = false;

1343 1344 1345
	i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
	DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);

1346
	if (!HAS_FBC(dev_priv)) {
1347
		fbc->no_fbc_reason = "unsupported by this chipset";
1348 1349 1350
		return;
	}

1351
	for_each_pipe(dev_priv, pipe) {
1352
		fbc->possible_framebuffer_bits |=
1353 1354
				INTEL_FRONTBUFFER_PRIMARY(pipe);

1355
		if (fbc_on_pipe_a_only(dev_priv))
1356 1357 1358
			break;
	}

1359
	/* This value was pulled out of someone's hat */
1360
	if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
1361 1362
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);

1363
	/* We still don't have any sort of hardware state readout for FBC, so
1364 1365
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1366 1367
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1368
}