bridge-regs.h 2.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * arch/arm/mach-kirkwood/include/mach/bridge-regs.h
 *
 * Mbus-L to Mbus Bridge Registers
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

#ifndef __ASM_ARCH_BRIDGE_REGS_H
#define __ASM_ARCH_BRIDGE_REGS_H

#include <mach/kirkwood.h>

16
#define CPU_CONFIG		(BRIDGE_VIRT_BASE + 0x0100)
17 18
#define CPU_CONFIG_ERROR_PROP	0x00000004

19
#define CPU_CONTROL		(BRIDGE_VIRT_BASE + 0x0104)
20
#define CPU_CONTROL_PHYS	(BRIDGE_PHYS_BASE + 0x0104)
21 22
#define CPU_RESET		0x00000002

23
#define RSTOUTn_MASK		(BRIDGE_VIRT_BASE + 0x0108)
24
#define WDT_RESET_OUT_EN	0x00000002
25 26
#define SOFT_RESET_OUT_EN	0x00000004

27
#define SYSTEM_SOFT_RESET	(BRIDGE_VIRT_BASE + 0x010c)
28 29
#define SOFT_RESET		0x00000001

30
#define BRIDGE_CAUSE		(BRIDGE_VIRT_BASE + 0x0110)
31 32
#define WDT_INT_REQ		0x0008

33 34
#define BRIDGE_INT_TIMER1_CLR	(~0x0004)

35
#define IRQ_VIRT_BASE		(BRIDGE_VIRT_BASE + 0x0200)
36 37 38 39 40
#define IRQ_CAUSE_LOW_OFF	0x0000
#define IRQ_MASK_LOW_OFF	0x0004
#define IRQ_CAUSE_HIGH_OFF	0x0010
#define IRQ_MASK_HIGH_OFF	0x0014

41 42
#define TIMER_VIRT_BASE		(BRIDGE_VIRT_BASE + 0x0300)
#define TIMER_PHYS_BASE		(BRIDGE_PHYS_BASE + 0x0300)
43

44
#define L2_CONFIG_REG		(BRIDGE_VIRT_BASE + 0x0128)
45 46
#define L2_WRITETHROUGH		0x00000010

47
#define CLOCK_GATING_CTRL	(BRIDGE_VIRT_BASE + 0x11c)
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
#define CGC_BIT_GE0		(0)
#define CGC_BIT_PEX0		(2)
#define CGC_BIT_USB0		(3)
#define CGC_BIT_SDIO		(4)
#define CGC_BIT_TSU		(5)
#define CGC_BIT_DUNIT		(6)
#define CGC_BIT_RUNIT		(7)
#define CGC_BIT_XOR0		(8)
#define CGC_BIT_AUDIO		(9)
#define CGC_BIT_SATA0		(14)
#define CGC_BIT_SATA1		(15)
#define CGC_BIT_XOR1		(16)
#define CGC_BIT_CRYPTO		(17)
#define CGC_BIT_PEX1		(18)
#define CGC_BIT_GE1		(19)
#define CGC_BIT_TDM		(20)
64 65 66 67 68 69 70 71 72
#define CGC_GE0			(1 << 0)
#define CGC_PEX0		(1 << 2)
#define CGC_USB0		(1 << 3)
#define CGC_SDIO		(1 << 4)
#define CGC_TSU			(1 << 5)
#define CGC_DUNIT		(1 << 6)
#define CGC_RUNIT		(1 << 7)
#define CGC_XOR0		(1 << 8)
#define CGC_AUDIO		(1 << 9)
73
#define CGC_POWERSAVE           (1 << 11)
74 75 76 77
#define CGC_SATA0		(1 << 14)
#define CGC_SATA1		(1 << 15)
#define CGC_XOR1		(1 << 16)
#define CGC_CRYPTO		(1 << 17)
78
#define CGC_PEX1		(1 << 18)
79 80
#define CGC_GE1			(1 << 19)
#define CGC_TDM			(1 << 20)
81
#define CGC_RESERVED		(0x6 << 21)
82

83
#endif