i915_drv.h 38.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37

L
Linus Torvalds 已提交
38 39 40 41 42 43 44
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
45
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
46

47 48 49 50 51
enum pipe {
	PIPE_A = 0,
	PIPE_B,
};

52 53 54 55 56
enum plane {
	PLANE_A = 0,
	PLANE_B,
};

57 58
#define I915_NUM_PIPE	2

59 60
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

L
Linus Torvalds 已提交
61 62 63
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
64 65
 * 1.2: Add Power Management
 * 1.3: Add vblank support
66
 * 1.4: Fix cmdbuffer path, add heap destroy
67
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
68 69
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
70 71
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
72
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
73 74
#define DRIVER_PATCHLEVEL	0

75 76 77 78 79 80 81 82
#define WATCH_COHERENCY	0
#define WATCH_BUF	0
#define WATCH_EXEC	0
#define WATCH_LRU	0
#define WATCH_RELOC	0
#define WATCH_INACTIVE	0
#define WATCH_PWRITE	0

83 84 85 86 87 88 89 90 91 92 93 94
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
	struct drm_gem_object *cur_obj;
};

L
Linus Torvalds 已提交
95 96 97 98 99
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
100
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
101 102
};

103 104 105 106 107
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

108 109 110 111 112
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
113
	void *vbt;
114
};
115
#define OPREGION_SIZE            (8*1024)
116

117 118 119
struct intel_overlay;
struct intel_overlay_error_state;

120 121 122 123
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
124 125 126 127
#define I915_FENCE_REG_NONE -1

struct drm_i915_fence_reg {
	struct drm_gem_object *obj;
128
	struct list_head lru_list;
129
};
130

131 132 133 134 135
struct sdvo_device_mapping {
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
	u8 initialized;
136
	u8 ddc_pin;
137 138
};

139 140 141 142 143 144 145 146 147 148 149 150 151
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
	u32 pipeastat;
	u32 pipebstat;
	u32 ipeir;
	u32 ipehr;
	u32 instdone;
	u32 acthd;
	u32 instpm;
	u32 instps;
	u32 instdone1;
	u32 seqno;
152
	u64 bbaddr;
153
	struct timeval time;
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
	struct drm_i915_error_object {
		int page_count;
		u32 gtt_offset;
		u32 *pages[0];
	} *ringbuffer, *batchbuffer[2];
	struct drm_i915_error_buffer {
		size_t size;
		u32 name;
		u32 seqno;
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
		u32 fence_reg;
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
	} *active_bo;
	u32 active_bo_count;
173
	struct intel_overlay_error_state *overlay;
174 175
};

176 177
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
178
	bool (*fbc_enabled)(struct drm_device *dev);
179 180 181 182 183
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
	void (*update_wm)(struct drm_device *dev, int planea_clock,
184 185
			  int planeb_clock, int sr_hdisplay, int sr_htotal,
			  int pixel_size);
186 187 188 189 190 191 192 193
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
	/* clock gating init */
};

194
struct intel_device_info {
195
	u8 gen;
196 197
	u8 is_mobile : 1;
	u8 is_i8xx : 1;
198
	u8 is_i85x : 1;
199 200 201 202 203 204 205 206 207
	u8 is_i915g : 1;
	u8 is_i9xx : 1;
	u8 is_i945gm : 1;
	u8 is_i965g : 1;
	u8 is_i965gm : 1;
	u8 is_g33 : 1;
	u8 need_gfx_hws : 1;
	u8 is_g4x : 1;
	u8 is_pineview : 1;
208 209
	u8 is_broadwater : 1;
	u8 is_crestline : 1;
210 211 212 213 214
	u8 is_ironlake : 1;
	u8 has_fbc : 1;
	u8 has_rc6 : 1;
	u8 has_pipe_cxsr : 1;
	u8 has_hotplug : 1;
215
	u8 cursor_needs_physical : 1;
216 217
};

218 219 220 221 222 223
enum no_fbc_reason {
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
224
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
225 226
};

227 228 229 230 231
enum intel_pch {
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
};

232 233
#define QUIRK_PIPEA_FORCE (1<<0)

234
struct intel_fbdev;
235

L
Linus Torvalds 已提交
236
typedef struct drm_i915_private {
237 238
	struct drm_device *dev;

239 240
	const struct intel_device_info *info;

241 242
	int has_gem;

243
	void __iomem *regs;
L
Linus Torvalds 已提交
244

245
	struct pci_dev *bridge_dev;
246
	struct intel_ring_buffer render_ring;
247
	struct intel_ring_buffer bsd_ring;
248
	uint32_t next_seqno;
L
Linus Torvalds 已提交
249

250
	drm_dma_handle_t *status_page_dmah;
251
	void *seqno_page;
L
Linus Torvalds 已提交
252
	dma_addr_t dma_status_page;
253
	uint32_t counter;
254
	unsigned int seqno_gfx_addr;
255
	drm_local_map_t hws_map;
256
	struct drm_gem_object *seqno_obj;
257
	struct drm_gem_object *pwrctx;
258
	struct drm_gem_object *renderctx;
L
Linus Torvalds 已提交
259

J
Jesse Barnes 已提交
260 261
	struct resource mch_res;

262
	unsigned int cpp;
L
Linus Torvalds 已提交
263 264 265 266
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;
J
Jesse Barnes 已提交
267 268 269
#define I915_DEBUG_READ (1<<0)
#define I915_DEBUG_WRITE (1<<1)
	unsigned long debug_flags;
L
Linus Torvalds 已提交
270 271 272

	wait_queue_head_t irq_queue;
	atomic_t irq_received;
273 274
	/** Protects user_irq_refcount and irq_mask_reg */
	spinlock_t user_irq_lock;
275
	u32 trace_irq_seqno;
276 277
	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask_reg;
278
	u32 pipestat[2];
279
	/** splitted irq regs for graphics and display engine on Ironlake,
280 281 282 283
	    irq_mask_reg is still used for display irq. */
	u32 gt_irq_mask_reg;
	u32 gt_irq_enable_reg;
	u32 de_irq_enable_reg;
284 285
	u32 pch_irq_mask_reg;
	u32 pch_irq_enable_reg;
L
Linus Torvalds 已提交
286

287 288 289
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
290 291 292
	int tex_lru_log_granularity;
	int allow_batchbuffer;
	struct mem_block *agp_heap;
D
Dave Airlie 已提交
293
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
294
	int vblank_pipe;
295
	int num_pipe;
296

B
Ben Gamari 已提交
297 298 299 300 301
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd;
302 303
	uint32_t last_instdone;
	uint32_t last_instdone1;
B
Ben Gamari 已提交
304

J
Jesse Barnes 已提交
305 306
	struct drm_mm vram;

307 308 309 310 311
	unsigned long cfb_size;
	unsigned long cfb_pitch;
	int cfb_fence;
	int cfb_plane;

J
Jesse Barnes 已提交
312 313
	int irq_enabled;

314 315
	struct intel_opregion opregion;

316 317 318
	/* overlay */
	struct intel_overlay *overlay;

J
Jesse Barnes 已提交
319 320 321 322
	/* LVDS info */
	int backlight_duty_cycle;  /* restore backlight to this value */
	bool panel_wants_dither;
	struct drm_display_mode *panel_fixed_mode;
323 324
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
325 326

	/* Feature bits from the VBIOS */
327 328 329 330
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
331
	unsigned int lvds_use_ssc:1;
332
	unsigned int edp_support:1;
333
	int lvds_ssc_freq;
334
	int edp_bpp;
J
Jesse Barnes 已提交
335

336 337
	struct notifier_block lid_notifier;

338
	int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
339 340 341 342
	struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

343
	unsigned int fsb_freq, mem_freq, is_ddr3;
344

345 346
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
347
	struct work_struct error_work;
348
	struct workqueue_struct *wq;
349

350 351 352
	/* Display functions */
	struct drm_i915_display_funcs display;

353 354 355
	/* PCH chipset type */
	enum intel_pch pch_type;

356 357
	unsigned long quirks;

J
Jesse Barnes 已提交
358
	/* Register state */
359
	bool modeset_on_lid;
J
Jesse Barnes 已提交
360 361 362
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
363
	u32 saveDSPARB;
364
	u32 saveHWS;
J
Jesse Barnes 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
380
	u32 saveTRANSACONF;
381 382 383 384 385 386
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
387
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
388 389 390
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
391
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
392 393 394
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
395
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
396 397
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
398 399
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
400 401 402 403 404 405 406 407 408 409 410
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
411
	u32 saveTRANSBCONF;
412 413 414 415 416 417
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
418
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
419 420 421
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
422
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
423 424
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
425 426 427
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
428 429 430
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
431 432
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
433 434 435 436 437 438
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
439
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
440 441 442
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
443
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
444 445 446 447
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
448 449 450
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
451 452 453 454 455 456
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
457 458
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
459 460 461 462 463
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
464
	u8 saveGR[25];
J
Jesse Barnes 已提交
465
	u8 saveAR_INDEX;
466
	u8 saveAR[21];
J
Jesse Barnes 已提交
467
	u8 saveDACMASK;
468
	u8 saveCR[37];
469
	uint64_t saveFENCE[16];
470 471 472 473 474 475 476
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
477 478 479 480 481 482 483 484 485 486 487
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
488 489 490 491 492 493 494 495 496 497
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
498 499 500 501 502 503 504 505 506 507
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
508
	u32 saveMCHBAR_RENDER_STANDBY;
509 510 511 512

	struct {
		struct drm_mm gtt_space;

513
		struct io_mapping *gtt_mapping;
514
		int gtt_mtrr;
515

516 517 518 519 520 521 522 523 524
		/**
		 * Membership on list of all loaded devices, used to evict
		 * inactive buffers under memory pressure.
		 *
		 * Modifications should only be done whilst holding the
		 * shrink_list_lock spinlock.
		 */
		struct list_head shrink_list;

525
		spinlock_t active_list_lock;
526 527 528 529 530 531

		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
532 533
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
534 535 536 537
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

538 539 540 541 542 543 544 545 546
		/**
		 * List of objects currently pending a GPU write flush.
		 *
		 * All elements on this list will belong to either the
		 * active_list or flushing_list, last_rendering_seqno can
		 * be used to differentiate between the two elements.
		 */
		struct list_head gpu_write_list;

547 548 549 550
		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
551 552
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
553 554 555 556 557 558
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

559 560 561
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

562 563 564 565 566 567 568 569
		/**
		 * List of objects currently pending being freed.
		 *
		 * These objects are no longer in use, but due to a signal
		 * we were prevented from freeing them at the appointed time.
		 */
		struct list_head deferred_free_list;

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * Waiting sequence number, if any
		 */
		uint32_t waiting_gem_seqno;

		/**
		 * Last seq seen at irq time
		 */
		uint32_t irq_gem_seqno;

		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
		 * It prevents command submission from occuring and makes
		 * every pending request fail
		 */
606
		atomic_t wedged;
607 608 609 610 611

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
612 613 614

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
615
	} mm;
616
	struct sdvo_device_mapping sdvo_mappings[2];
617 618
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
619 620
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
621

622 623 624
	struct drm_crtc *plane_to_crtc_mapping[2];
	struct drm_crtc *pipe_to_crtc_mapping[2];
	wait_queue_head_t pending_flip_queue;
625
	bool flip_pending_is_done;
626

627 628 629
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
630 631
	/* indicate whether the LVDS EDID is OK */
	bool lvds_edid_good;
632 633
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
634 635 636 637
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
Z
Zhao Yakui 已提交
638 639
	int child_dev_num;
	struct child_device_config *child_dev;
640
	struct drm_connector *int_lvds_connector;
641

642
	bool mchbar_need_disable;
643 644 645 646

	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
647 648 649 650 651 652 653 654 655 656 657 658
	u8 fmax;
	u8 fstart;

 	u64 last_count1;
 	unsigned long last_time1;
 	u64 last_count2;
 	struct timespec last_time2;
 	unsigned long gfx_power;
 	int c_m;
 	int r_t;
 	u8 corr;
	spinlock_t *mchdev_lock;
659 660

	enum no_fbc_reason no_fbc_reason;
661

662 663
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
664

665 666
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
L
Linus Torvalds 已提交
667 668
} drm_i915_private_t;

669 670
/** driver private structure attached to each drm_gem_object */
struct drm_i915_gem_object {
671
	struct drm_gem_object base;
672 673 674 675 676 677

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;

	/** This object's place on the active/flushing/inactive lists */
	struct list_head list;
678 679
	/** This object's place on GPU write list */
	struct list_head gpu_write_list;
680 681
	/** This object's place on eviction list */
	struct list_head evict_list;
682 683 684 685 686 687

	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
688
	unsigned int active : 1;
689 690 691 692 693

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
694 695 696 697 698 699 700 701 702
	unsigned int dirty : 1;

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 *
	 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
	 */
703
	signed int fence_reg : 5;
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738

	/**
	 * Used for checking the object doesn't appear more than once
	 * in an execbuffer object list.
	 */
	unsigned int in_execbuffer : 1;

	/**
	 * Advice: are the backing pages purgeable?
	 */
	unsigned int madv : 2;

	/**
	 * Refcount for the pages array. With the current locking scheme, there
	 * are at most two concurrent users: Binding a bo to the gtt and
	 * pwrite/pread using physical addresses. So two bits for a maximum
	 * of two users are enough.
	 */
	unsigned int pages_refcount : 2;
#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3

	/**
	 * Current tiling mode for the object.
	 */
	unsigned int tiling_mode : 2;

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
739
	unsigned int pin_count : 4;
740
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
741 742 743 744

	/** AGP memory structure for our GTT binding. */
	DRM_AGP_MEM *agp_mem;

745
	struct page **pages;
746 747 748 749 750 751 752

	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
753

754 755 756
	/* Which ring is refering to is this object */
	struct intel_ring_buffer *ring;

757 758 759 760 761
	/**
	 * Fake offset for use by mmap(2)
	 */
	uint64_t mmap_offset;

762 763 764
	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;

765
	/** Current tiling stride for the object, if it's tiled. */
766
	uint32_t stride;
767

768
	/** Record of address bit 17 of each page at last unbind. */
769
	unsigned long *bit_17;
770

771 772 773
	/** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
	uint32_t agp_type;

774
	/**
775 776
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
777 778
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
779 780 781 782

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
783 784 785

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
786

787 788 789 790 791 792
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
793 794
};

795
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
796

797 798 799 800 801 802 803 804 805 806 807
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
808 809 810
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

811 812 813 814 815 816
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

817
	/** global list entry for this request */
818
	struct list_head list;
819 820 821

	/** file_priv list entry for this request */
	struct list_head client_list;
822 823 824 825
};

struct drm_i915_file_private {
	struct {
826
		struct list_head request_list;
827 828 829
	} mm;
};

J
Jesse Barnes 已提交
830 831 832 833 834 835 836
enum intel_chip_family {
	CHIP_I8XX = 0x01,
	CHIP_I9XX = 0x02,
	CHIP_I915 = 0x04,
	CHIP_I965 = 0x08,
};

837
extern struct drm_ioctl_desc i915_ioctls[];
838
extern int i915_max_ioctl;
J
Jesse Barnes 已提交
839
extern unsigned int i915_fbpercrtc;
840
extern unsigned int i915_powersave;
841
extern unsigned int i915_lvds_downclock;
842

843 844
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
845 846
extern void i915_save_display(struct drm_device *dev);
extern void i915_restore_display(struct drm_device *dev);
847 848 849
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
850
				/* i915_dma.c */
851
extern void i915_kernel_lost_context(struct drm_device * dev);
852
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
853
extern int i915_driver_unload(struct drm_device *);
854
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
855
extern void i915_driver_lastclose(struct drm_device * dev);
856 857
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
858 859
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
860
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
861 862
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
863
extern int i915_emit_box(struct drm_device *dev,
864
			 struct drm_clip_rect *boxes,
865
			 int i, int DR1, int DR4);
866
extern int i965_reset(struct drm_device *dev, u8 flags);
867 868 869 870 871
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

872

L
Linus Torvalds 已提交
873
/* i915_irq.c */
B
Ben Gamari 已提交
874
void i915_hangcheck_elapsed(unsigned long data);
875
void i915_destroy_error_state(struct drm_device *dev);
876 877 878 879
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
880
void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
J
Jesse Barnes 已提交
881
extern void i915_enable_interrupt (struct drm_device *dev);
L
Linus Torvalds 已提交
882 883

extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
884
extern void i915_driver_irq_preinstall(struct drm_device * dev);
885
extern int i915_driver_irq_postinstall(struct drm_device *dev);
886
extern void i915_driver_irq_uninstall(struct drm_device * dev);
887 888 889 890
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
891 892 893
extern int i915_enable_vblank(struct drm_device *dev, int crtc);
extern void i915_disable_vblank(struct drm_device *dev, int crtc);
extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
894
extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
895 896
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
897
extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
898
extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
899 900 901 902
extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
		u32 mask);
extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
		u32 mask);
L
Linus Torvalds 已提交
903

904 905 906 907 908 909
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

910 911
void intel_enable_asle (struct drm_device *dev);

912

L
Linus Torvalds 已提交
913
/* i915_mem.c */
914 915 916 917 918 919 920 921
extern int i915_mem_alloc(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
extern int i915_mem_free(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_mem_init_heap(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
				 struct drm_file *file_priv);
L
Linus Torvalds 已提交
922
extern void i915_mem_takedown(struct mem_block **heap);
923
extern void i915_mem_release(struct drm_device * dev,
924
			     struct drm_file *file_priv, struct mem_block *heap);
925 926 927 928 929 930 931 932 933 934 935
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
936 937
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
938 939 940 941 942 943
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
944 945
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
946 947 948 949 950 951 952 953
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
954 955
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
956 957 958 959 960 961 962 963
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
964 965
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
966 967
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
968 969
struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
					      size_t size);
970 971 972
void i915_gem_free_object(struct drm_gem_object *obj);
int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
void i915_gem_object_unpin(struct drm_gem_object *obj);
973
int i915_gem_object_unbind(struct drm_gem_object *obj);
974
void i915_gem_release_mmap(struct drm_gem_object *obj);
975
void i915_gem_lastclose(struct drm_device *dev);
976 977
uint32_t i915_get_gem_seqno(struct drm_device *dev,
		struct intel_ring_buffer *ring);
978
bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
979
int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
980
int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
981
void i915_gem_retire_requests(struct drm_device *dev);
982
void i915_gem_clflush_object(struct drm_gem_object *obj);
J
Jesse Barnes 已提交
983 984 985 986 987 988 989
int i915_gem_object_set_domain(struct drm_gem_object *obj,
			       uint32_t read_domains,
			       uint32_t write_domain);
int i915_gem_init_ringbuffer(struct drm_device *dev);
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
int i915_gem_do_init(struct drm_device *dev, unsigned long start,
		     unsigned long end);
990
int i915_gpu_idle(struct drm_device *dev);
991
int i915_gem_idle(struct drm_device *dev);
992 993 994 995
uint32_t i915_add_request(struct drm_device *dev,
		struct drm_file *file_priv,
		struct intel_ring_buffer *ring);
int i915_do_wait_request(struct drm_device *dev,
996 997 998
			 uint32_t seqno,
			 bool interruptible,
			 struct intel_ring_buffer *ring);
999
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1000 1001 1002
void i915_gem_process_flushing_list(struct drm_device *dev,
				    uint32_t flush_domains,
				    struct intel_ring_buffer *ring);
J
Jesse Barnes 已提交
1003 1004
int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
				      int write);
1005
int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
1006
int i915_gem_attach_phys_object(struct drm_device *dev,
1007 1008 1009
				struct drm_gem_object *obj,
				int id,
				int align);
1010 1011 1012
void i915_gem_detach_phys_object(struct drm_device *dev,
				 struct drm_gem_object *obj);
void i915_gem_free_all_phys_object(struct drm_device *dev);
1013
int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
1014
void i915_gem_object_put_pages(struct drm_gem_object *obj);
1015
void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
1016
int i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
1017

1018 1019 1020
void i915_gem_shrinker_init(void);
void i915_gem_shrinker_exit(void);

1021 1022 1023 1024 1025
/* i915_gem_evict.c */
int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
int i915_gem_evict_everything(struct drm_device *dev);
int i915_gem_evict_inactive(struct drm_device *dev);

1026 1027
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1028 1029
void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
J
Jesse Barnes 已提交
1030 1031
bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
		    int tiling_mode);
1032 1033
bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
				     int tiling_mode);
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046

/* i915_gem_debug.c */
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
#if WATCH_INACTIVE
void i915_verify_inactive(struct drm_device *dev, char *file, int line);
#else
#define i915_verify_inactive(dev, file, line)
#endif
void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
void i915_dump_lru(struct drm_device *dev, const char *where);
L
Linus Torvalds 已提交
1047

1048
/* i915_debugfs.c */
1049 1050
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1051

1052 1053 1054
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1055 1056 1057 1058

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1059

1060
/* intel_opregion.c */
1061 1062 1063 1064
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1065 1066 1067
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1068
#else
1069 1070
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1071 1072 1073
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1074
#endif
1075

J
Jesse Barnes 已提交
1076 1077 1078
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
extern void intel_modeset_cleanup(struct drm_device *dev);
1079
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1080
extern void i8xx_disable_fbc(struct drm_device *dev);
1081
extern void g4x_disable_fbc(struct drm_device *dev);
1082
extern void ironlake_disable_fbc(struct drm_device *dev);
1083 1084 1085
extern void intel_disable_fbc(struct drm_device *dev);
extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
extern bool intel_fbc_enabled(struct drm_device *dev);
1086
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1087
extern void intel_detect_pch (struct drm_device *dev);
1088
extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1089

1090 1091 1092 1093
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);

1094 1095 1096 1097 1098 1099 1100
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do {			\
1101 1102
	if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
			== NULL)					\
1103 1104 1105
		LOCK_TEST_WITH_RETURN(dev, file_priv);			\
} while (0)

J
Jesse Barnes 已提交
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
{
	u32 val;

	val = readl(dev_priv->regs + reg);
	if (dev_priv->debug_flags & I915_DEBUG_READ)
		printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
	return val;
}

static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
			      u32 val)
{
	writel(val, dev_priv->regs + reg);
	if (dev_priv->debug_flags & I915_DEBUG_WRITE)
		printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
}

#define I915_READ(reg)          i915_read(dev_priv, (reg))
#define I915_WRITE(reg, val)    i915_write(dev_priv, (reg), (val))
1126 1127 1128 1129
#define I915_READ16(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16(reg, val)	writel(val, dev_priv->regs + (reg))
#define I915_READ8(reg)		readb(dev_priv->regs + (reg))
#define I915_WRITE8(reg, val)	writeb(val, dev_priv->regs + (reg))
1130
#define I915_WRITE64(reg, val)	writeq(val, dev_priv->regs + (reg))
1131
#define I915_READ64(reg)	readq(dev_priv->regs + (reg))
1132
#define POSTING_READ(reg)	(void)I915_READ(reg)
1133
#define POSTING_READ16(reg)	(void)I915_READ16(reg)
L
Linus Torvalds 已提交
1134

J
Jesse Barnes 已提交
1135 1136 1137 1138 1139
#define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
				I915_DEBUG_WRITE)
#define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
							    I915_DEBUG_WRITE))

L
Linus Torvalds 已提交
1140 1141
#define I915_VERBOSE 0

1142
#define BEGIN_LP_RING(n)  do { \
1143
	drm_i915_private_t *dev_priv__ = dev->dev_private;                \
1144 1145
	if (I915_VERBOSE)						\
		DRM_DEBUG("   BEGIN_LP_RING %x\n", (int)(n));		\
1146
	intel_ring_begin(dev, &dev_priv__->render_ring, (n));		\
L
Linus Torvalds 已提交
1147 1148
} while (0)

1149 1150

#define OUT_RING(x) do {						\
1151
	drm_i915_private_t *dev_priv__ = dev->dev_private;		\
1152 1153
	if (I915_VERBOSE)						\
		DRM_DEBUG("   OUT_RING %x\n", (int)(x));		\
1154
	intel_ring_emit(dev, &dev_priv__->render_ring, x);		\
L
Linus Torvalds 已提交
1155 1156 1157
} while (0)

#define ADVANCE_LP_RING() do {						\
1158
	drm_i915_private_t *dev_priv__ = dev->dev_private;                \
1159
	if (I915_VERBOSE)						\
1160
		DRM_DEBUG("ADVANCE_LP_RING %x\n",			\
1161 1162
				dev_priv__->render_ring.tail);		\
	intel_ring_advance(dev, &dev_priv__->render_ring);		\
L
Linus Torvalds 已提交
1163 1164
} while(0)

J
Jesse Barnes 已提交
1165
/**
1166 1167 1168
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
J
Jesse Barnes 已提交
1169
 *
1170
 * The following dwords have a reserved meaning:
1171 1172 1173 1174 1175 1176
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
J
Jesse Barnes 已提交
1177
 *
1178
 * The area from dword 0x20 to 0x3ff is available for driver usage.
J
Jesse Barnes 已提交
1179
 */
1180 1181
#define READ_HWSP(dev_priv, reg)  (((volatile u32 *)\
			(dev_priv->render_ring.status_page.page_addr))[reg])
1182
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
1183
#define I915_GEM_HWS_INDEX		0x20
1184
#define I915_BREADCRUMB_INDEX		0x21
J
Jesse Barnes 已提交
1185

1186 1187 1188 1189
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
1190
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1191 1192 1193 1194 1195 1196 1197
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_I965G(dev)		(INTEL_INFO(dev)->is_i965g)
#define IS_I965GM(dev)		(INTEL_INFO(dev)->is_i965gm)
1198 1199
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1200 1201 1202 1203 1204 1205
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1206 1207
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1208 1209 1210
#define IS_IRONLAKE(dev)	(INTEL_INFO(dev)->is_ironlake)
#define IS_I9XX(dev)		(INTEL_INFO(dev)->is_i9xx)
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
J
Jesse Barnes 已提交
1211

1212 1213 1214 1215 1216
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1217

1218
#define HAS_BSD(dev)            (IS_IRONLAKE(dev) || IS_G4X(dev))
1219
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)
J
Jesse Barnes 已提交
1220

1221 1222 1223 1224 1225
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
1226 1227 1228 1229
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(IS_I9XX(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_IRONLAKE(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_IRONLAKE(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
1230
#define SUPPORTS_TV(dev)		(IS_I9XX(dev) && IS_MOBILE(dev) && \
1231 1232
					!IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
					!IS_GEN6(dev))
1233
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
1234
/* dsparb controlled by hw only */
1235
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1236

1237
#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
1238 1239 1240
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
1241

1242 1243
#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) ||	\
			    IS_GEN6(dev))
1244
#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
1245

1246 1247 1248
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)

J
Jesse Barnes 已提交
1249
#define PRIMARY_RINGBUFFER_SIZE         (128*1024)
D
Dave Airlie 已提交
1250

L
Linus Torvalds 已提交
1251
#endif