/include/ "skeleton.dtsi" / { compatible = "marvell,kirkwood"; interrupt-parent = <&intc>; intc: interrupt-controller { compatible = "marvell,orion-intc", "marvell,intc"; interrupt-controller; #interrupt-cells = <1>; reg = <0xf1020204 0x04>, <0xf1020214 0x04>; }; ocp@f1000000 { compatible = "simple-bus"; ranges = <0x00000000 0xf1000000 0x4000000 0xf5000000 0xf5000000 0x0000400>; #address-cells = <1>; #size-cells = <1>; core_clk: core-clocks@10030 { compatible = "marvell,kirkwood-core-clock"; reg = <0x10030 0x4>; #clock-cells = <1>; }; gpio0: gpio@10100 { compatible = "marvell,orion-gpio"; #gpio-cells = <2>; gpio-controller; reg = <0x10100 0x40>; ngpio = <32>; interrupts = <35>, <36>, <37>, <38>; }; gpio1: gpio@10140 { compatible = "marvell,orion-gpio"; #gpio-cells = <2>; gpio-controller; reg = <0x10140 0x40>; ngpio = <18>; interrupts = <39>, <40>, <41>; }; serial@12000 { compatible = "ns16550a"; reg = <0x12000 0x100>; reg-shift = <2>; interrupts = <33>; clocks = <&gate_clk 7>; /* set clock-frequency in board dts */ status = "disabled"; }; serial@12100 { compatible = "ns16550a"; reg = <0x12100 0x100>; reg-shift = <2>; interrupts = <34>; clocks = <&gate_clk 7>; /* set clock-frequency in board dts */ status = "disabled"; }; rtc@10300 { compatible = "marvell,kirkwood-rtc", "marvell,orion-rtc"; reg = <0x10300 0x20>; interrupts = <53>; }; spi@10600 { compatible = "marvell,orion-spi"; #address-cells = <1>; #size-cells = <0>; cell-index = <0>; interrupts = <23>; reg = <0x10600 0x28>; clocks = <&gate_clk 7>; status = "disabled"; }; gate_clk: clock-gating-control@2011c { compatible = "marvell,kirkwood-gating-clock"; reg = <0x2011c 0x4>; clocks = <&core_clk 0>; #clock-cells = <1>; }; wdt@20300 { compatible = "marvell,orion-wdt"; reg = <0x20300 0x28>; clocks = <&gate_clk 7>; status = "okay"; }; xor@60800 { compatible = "marvell,orion-xor"; reg = <0x60800 0x100 0x60A00 0x100>; status = "okay"; clocks = <&gate_clk 8>; xor00 { interrupts = <5>; dmacap,memcpy; dmacap,xor; }; xor01 { interrupts = <6>; dmacap,memcpy; dmacap,xor; dmacap,memset; }; }; xor@60900 { compatible = "marvell,orion-xor"; reg = <0x60900 0x100 0xd0B00 0x100>; status = "okay"; clocks = <&gate_clk 16>; xor00 { interrupts = <7>; dmacap,memcpy; dmacap,xor; }; xor01 { interrupts = <8>; dmacap,memcpy; dmacap,xor; dmacap,memset; }; }; sata@80000 { compatible = "marvell,orion-sata"; reg = <0x80000 0x5000>; interrupts = <21>; clocks = <&gate_clk 14>, <&gate_clk 15>; clock-names = "0", "1"; status = "disabled"; }; nand@3000000 { #address-cells = <1>; #size-cells = <1>; cle = <0>; ale = <1>; bank-width = <1>; compatible = "marvell,orion-nand"; reg = <0x3000000 0x400>; chip-delay = <25>; /* set partition map and/or chip-delay in board dts */ clocks = <&gate_clk 7>; status = "disabled"; }; i2c@11000 { compatible = "marvell,mv64xxx-i2c"; reg = <0x11000 0x20>; #address-cells = <1>; #size-cells = <0>; interrupts = <29>; clock-frequency = <100000>; clocks = <&gate_clk 7>; status = "disabled"; }; crypto@30000 { compatible = "marvell,orion-crypto"; reg = <0x30000 0x10000>, <0xf5000000 0x800>; reg-names = "regs", "sram"; interrupts = <22>; clocks = <&gate_clk 17>; status = "okay"; }; }; };