提交 3ea4807d 编写于 作者: M Marcelo Tosatti 提交者: Paul Mackerras

[PATCH] powerpc/8xx: last two 8MB D-TLB entries are incorrectly set

The last two 8MB TLB entries are being incorrectly set by initial_mmu on 8xx.

The first entry is written with the same virtual/physical address, which
renders it invalid:

BDI>rms 792 0x00001e00
BDI>rms 824 1
BDI>rds 824
SPR  824 : 0xc08000c0  -1065353024
BDI>rds 825
SPR  825 : 0xc0800de0  -1065349664
BDI>rds 826
SPR  826 : 0x00000000            0

And the second entry, in addition, does not have its TLB index set
correctly.
Signed-off-by: NMarcelo Tosatti <marcelo.tosatti@cyclades.com>
Signed-off-by: NPaul Mackerras <paulus@samba.org>
上级 aee9f265
...@@ -810,13 +810,16 @@ initial_mmu: ...@@ -810,13 +810,16 @@ initial_mmu:
mtspr SPRN_MD_TWC, r9 mtspr SPRN_MD_TWC, r9
li r11, MI_BOOTINIT /* Create RPN for address 0 */ li r11, MI_BOOTINIT /* Create RPN for address 0 */
addis r11, r11, 0x0080 /* Add 8M */ addis r11, r11, 0x0080 /* Add 8M */
mtspr SPRN_MD_RPN, r8 mtspr SPRN_MD_RPN, r11
addi r10, r10, 0x0100
mtspr SPRN_MD_CTR, r10
addis r8, r8, 0x0080 /* Add 8M */ addis r8, r8, 0x0080 /* Add 8M */
mtspr SPRN_MD_EPN, r8 mtspr SPRN_MD_EPN, r8
mtspr SPRN_MD_TWC, r9 mtspr SPRN_MD_TWC, r9
addis r11, r11, 0x0080 /* Add 8M */ addis r11, r11, 0x0080 /* Add 8M */
mtspr SPRN_MD_RPN, r8 mtspr SPRN_MD_RPN, r11
#endif #endif
/* Since the cache is enabled according to the information we /* Since the cache is enabled according to the information we
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册