cpu-probe.c 29.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22 23 24
#include <asm/cpu.h>
#include <asm/fpu.h>
#include <asm/mipsregs.h>
25
#include <asm/watch.h>
26
#include <asm/elf.h>
27
#include <asm/spram.h>
28 29
#include <asm/uaccess.h>

L
Linus Torvalds 已提交
30 31 32 33 34 35 36
/*
 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
 * the implementation of the "wait" feature differs between CPU families. This
 * points to the function that implements CPU specific wait.
 * The wait instruction stops the pipeline and reduces the power consumption of
 * the CPU very much.
 */
37
void (*cpu_wait)(void);
38
EXPORT_SYMBOL(cpu_wait);
L
Linus Torvalds 已提交
39 40 41 42 43 44 45 46 47

static void r3081_wait(void)
{
	unsigned long cfg = read_c0_conf();
	write_c0_conf(cfg | R30XX_CONF_HALT);
}

static void r39xx_wait(void)
{
48 49 50 51
	local_irq_disable();
	if (!need_resched())
		write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
	local_irq_enable();
L
Linus Torvalds 已提交
52 53
}

54
extern void r4k_wait(void);
55 56 57 58 59 60 61 62

/*
 * This variant is preferable as it allows testing need_resched and going to
 * sleep depending on the outcome atomically.  Unfortunately the "It is
 * implementation-dependent whether the pipeline restarts when a non-enabled
 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
 * using this version a gamble.
 */
63
void r4k_wait_irqoff(void)
64 65 66
{
	local_irq_disable();
	if (!need_resched())
67 68
		__asm__("	.set	push		\n"
			"	.set	mips3		\n"
69
			"	wait			\n"
70
			"	.set	pop		\n");
71
	local_irq_enable();
R
Ralf Baechle 已提交
72
	__asm__("	.globl __pastwait	\n"
73
		"__pastwait:			\n");
L
Linus Torvalds 已提交
74 75
}

76
/*
R
Ralf Baechle 已提交
77
 * The RM7000 variant has to handle erratum 38.	 The workaround is to not
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
 * have any pending stores when the WAIT instruction is executed.
 */
static void rm7k_wait_irqoff(void)
{
	local_irq_disable();
	if (!need_resched())
		__asm__(
		"	.set	push					\n"
		"	.set	mips3					\n"
		"	.set	noat					\n"
		"	mfc0	$1, $12					\n"
		"	sync						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	wait						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	.set	pop					\n");
	local_irq_enable();
}

97 98 99 100 101
/*
 * The Au1xxx wait is available only if using 32khz counter or
 * external timer source, but specifically not CP0 Counter.
 * alchemy/common/time.c may override cpu_wait!
 */
102
static void au1k_wait(void)
L
Linus Torvalds 已提交
103
{
104 105 106 107 108 109 110 111 112 113 114
	__asm__("	.set	mips3			\n"
		"	cache	0x14, 0(%0)		\n"
		"	cache	0x14, 32(%0)		\n"
		"	sync				\n"
		"	nop				\n"
		"	wait				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	.set	mips0			\n"
R
Ralf Baechle 已提交
115
		: : "r" (au1k_wait));
L
Linus Torvalds 已提交
116 117
}

118
static int __initdata nowait;
119

120
static int __init wait_disable(char *s)
121 122 123 124 125 126 127 128
{
	nowait = 1;

	return 1;
}

__setup("nowait", wait_disable);

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
static int __cpuinitdata mips_fpu_disabled;

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

int __cpuinitdata mips_dsp_disabled;

static int __init dsp_disable(char *s)
{
145
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
146 147 148 149 150 151 152
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

153
void __init check_wait(void)
L
Linus Torvalds 已提交
154 155 156
{
	struct cpuinfo_mips *c = &current_cpu_data;

157
	if (nowait) {
158
		printk("Wait instruction disabled.\n");
159 160 161
		return;
	}

L
Linus Torvalds 已提交
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
	switch (c->cputype) {
	case CPU_R3081:
	case CPU_R3081E:
		cpu_wait = r3081_wait;
		break;
	case CPU_TX3927:
		cpu_wait = r39xx_wait;
		break;
	case CPU_R4200:
/*	case CPU_R4300: */
	case CPU_R4600:
	case CPU_R4640:
	case CPU_R4650:
	case CPU_R4700:
	case CPU_R5000:
177
	case CPU_R5500:
L
Linus Torvalds 已提交
178 179 180 181 182 183
	case CPU_NEVADA:
	case CPU_4KC:
	case CPU_4KEC:
	case CPU_4KSC:
	case CPU_5KC:
	case CPU_25KF:
184
	case CPU_PR4450:
185 186 187 188
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
189
	case CPU_CAVIUM_OCTEON:
190
	case CPU_CAVIUM_OCTEON_PLUS:
191
	case CPU_CAVIUM_OCTEON2:
192
	case CPU_JZRISC:
193
	case CPU_LOONGSON1:
194
	case CPU_XLR:
J
Jayachandran C 已提交
195
	case CPU_XLP:
196 197 198
		cpu_wait = r4k_wait;
		break;

199 200 201 202
	case CPU_RM7000:
		cpu_wait = rm7k_wait_irqoff;
		break;

203
	case CPU_M14KC:
204
	case CPU_M14KEC:
205
	case CPU_24K:
R
Ralf Baechle 已提交
206
	case CPU_34K:
207
	case CPU_1004K:
208 209 210 211 212
		cpu_wait = r4k_wait;
		if (read_c0_config7() & MIPS_CONF7_WII)
			cpu_wait = r4k_wait_irqoff;
		break;

213
	case CPU_74K:
L
Linus Torvalds 已提交
214
		cpu_wait = r4k_wait;
215 216
		if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
			cpu_wait = r4k_wait_irqoff;
L
Linus Torvalds 已提交
217
		break;
218

219 220 221
	case CPU_TX49XX:
		cpu_wait = r4k_wait_irqoff;
		break;
222
	case CPU_ALCHEMY:
223
		cpu_wait = au1k_wait;
L
Linus Torvalds 已提交
224
		break;
225 226 227 228 229 230 231 232 233
	case CPU_20KC:
		/*
		 * WAIT on Rev1.0 has E1, E2, E3 and E16.
		 * WAIT on Rev2.0 and Rev3.0 has E16.
		 * Rev3.1 WAIT is nop, why bother
		 */
		if ((c->processor_id & 0xff) <= 0x64)
			break;

234 235 236 237 238 239 240 241
		/*
		 * Another rev is incremeting c0_count at a reduced clock
		 * rate while in WAIT mode.  So we basically have the choice
		 * between using the cp0 timer as clocksource or avoiding
		 * the WAIT instruction.  Until more details are known,
		 * disable the use of WAIT for 20Kc entirely.
		   cpu_wait = r4k_wait;
		 */
242
		break;
243
	case CPU_RM9000:
244
		if ((c->processor_id & 0x00ff) >= 0x40)
245 246
			cpu_wait = r4k_wait;
		break;
L
Linus Torvalds 已提交
247 248 249 250 251
	default:
		break;
	}
}

M
Marc St-Jean 已提交
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	switch (c->cputype) {
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
271 272
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
273
	check_errata();
L
Linus Torvalds 已提交
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

298 299 300 301 302 303
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
}

326 327 328
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
329
	write_c0_entryhi(0x3fffffffffffe000ULL);
330
	back_to_back_c0_hazard();
331
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
332 333 334
#endif
}

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
static void __cpuinit set_isa(struct cpuinfo_mips *c, unsigned int isa)
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
		c->isa_level |= MIPS_CPU_ISA_I | MIPS_CPU_ISA_II |
				MIPS_CPU_ISA_III;
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
	case MIPS_CPU_ISA_I:
		c->isa_level |= MIPS_CPU_ISA_I;
		break;
	}
}

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
static char unknown_isa[] __cpuinitdata = KERN_ERR \
	"Unsupported ISA type, c0.config0: %d.";

static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
		c->options |= MIPS_CPU_TLB;
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
380
			set_isa(c, MIPS_CPU_ISA_M32R1);
381 382
			break;
		case 1:
383
			set_isa(c, MIPS_CPU_ISA_M32R2);
384 385 386 387 388 389 390 391
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
392
			set_isa(c, MIPS_CPU_ISA_M64R1);
393 394
			break;
		case 1:
395
			set_isa(c, MIPS_CPU_ISA_M64R2);
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

453
	if (config3 & MIPS_CONF3_SM) {
454
		c->ases |= MIPS_ASE_SMARTMIPS;
455 456 457 458
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
459 460
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
461 462
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
463 464 465 466 467 468 469 470
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
471 472
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
473 474
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

static void __cpuinit decode_configs(struct cpuinfo_mips *c)
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
505
	BUG_ON(!ok);				/* Arch spec violation!	 */
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);

	mips_probe_watch_registers(c);

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
}

R
Ralf Baechle 已提交
521
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
522 523
		| MIPS_CPU_COUNTER)

524
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
525 526 527 528
{
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
529
		__cpu_name[cpu] = "R2000";
530
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
531
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
532
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
533 534 535 536 537
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
538 539
		if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
540
				c->cputype = CPU_R3081E;
541 542
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
543
				c->cputype = CPU_R3000A;
544 545 546
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
547
			c->cputype = CPU_R3000;
548 549
			__cpu_name[cpu] = "R3000";
		}
550
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
551
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
552
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
553 554 555 556 557 558
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
559
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
560
				c->cputype = CPU_R4400PC;
561 562
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
563
				c->cputype = CPU_R4000PC;
564 565
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
566
		} else {
567
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
568
				c->cputype = CPU_R4400SC;
569 570
				__cpu_name[cpu] = "R4400SC";
			} else {
L
Linus Torvalds 已提交
571
				c->cputype = CPU_R4000SC;
572 573
				__cpu_name[cpu] = "R4000SC";
			}
L
Linus Torvalds 已提交
574 575
		}

576
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
577
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
578 579
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
580 581 582 583 584 585
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
586
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
587 588 589
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
590
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
591 592
			break;
		case PRID_REV_VR4122:
593
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
594
				c->cputype = CPU_VR4122;
595 596
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
597
				c->cputype = CPU_VR4181A;
598 599
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
600 601
			break;
		case PRID_REV_VR4130:
602
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
603
				c->cputype = CPU_VR4131;
604 605
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
606
				c->cputype = CPU_VR4133;
607 608
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
609 610 611 612
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
613
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
614 615
			break;
		}
616
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
617 618 619 620 621
		c->options = R4K_OPTS;
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
622
		__cpu_name[cpu] = "R4300";
623
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
624
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
625
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
626 627 628 629
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
630
		__cpu_name[cpu] = "R4600";
631
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
632 633
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
634 635 636
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
637
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
638 639 640 641 642 643
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
644
		c->cputype = CPU_R4650;
645
		__cpu_name[cpu] = "R4650";
646
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
647
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
648
		c->tlbsize = 48;
L
Linus Torvalds 已提交
649 650 651
		break;
	#endif
	case PRID_IMP_TX39:
652
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
653
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
654 655 656

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
657
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
658 659 660 661 662
			c->tlbsize = 64;
		} else {
			switch (c->processor_id & 0xff) {
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
663
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
664 665 666 667
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
668
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
669 670 671 672 673 674 675
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
676
		__cpu_name[cpu] = "R4700";
677
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
678
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
679
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
680 681 682 683
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
684
		__cpu_name[cpu] = "R49XX";
685
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
686 687 688 689 690 691 692
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
693
		__cpu_name[cpu] = "R5000";
694
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
695
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
696
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
697 698 699 700
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
701
		__cpu_name[cpu] = "R5432";
702
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
703
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
704
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
705 706 707 708
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
709
		__cpu_name[cpu] = "R5500";
710
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
711
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
712
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
713 714 715 716
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
717
		__cpu_name[cpu] = "Nevada";
718
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
719
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
720
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
721 722 723 724
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
725
		__cpu_name[cpu] = "R6000";
726
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
727
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
728
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
729 730 731 732
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
733
		__cpu_name[cpu] = "R6000A";
734
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
735
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
736
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
737 738 739 740
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
741
		__cpu_name[cpu] = "RM7000";
742
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
743
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
744
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
745
		/*
R
Ralf Baechle 已提交
746
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
747 748 749
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
750 751
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
752 753 754 755 756
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
757
		__cpu_name[cpu] = "RM9000";
758
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
759
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
760
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
761 762 763 764
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
R
Ralf Baechle 已提交
765 766
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
767 768 769 770 771
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
772
		__cpu_name[cpu] = "RM8000";
773
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
774
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
775 776
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
777 778 779 780
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
781
		__cpu_name[cpu] = "R10000";
782
		set_isa(c, MIPS_CPU_ISA_IV);
783
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
784
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
785
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
786
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
787 788 789 790
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
791
		__cpu_name[cpu] = "R12000";
792
		set_isa(c, MIPS_CPU_ISA_IV);
793
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
794
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
795
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
796
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
797 798
		c->tlbsize = 64;
		break;
K
Kumba 已提交
799 800
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
801
		__cpu_name[cpu] = "R14000";
802
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
803
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
804
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
805
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
806
			     MIPS_CPU_LLSC;
K
Kumba 已提交
807 808
		c->tlbsize = 64;
		break;
809 810
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
811
		__cpu_name[cpu] = "ICT Loongson-2";
812 813 814 815 816 817 818 819 820 821

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

822
		set_isa(c, MIPS_CPU_ISA_III);
823 824 825 826 827
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
828 829
	case PRID_IMP_LOONGSON1:
		decode_configs(c);
830

831
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
832

833 834 835
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
836 837
			break;
		}
838

839
		break;
L
Linus Torvalds 已提交
840 841 842
	}
}

843
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
844
{
845
	decode_configs(c);
L
Linus Torvalds 已提交
846 847 848
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
849
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
850 851
		break;
	case PRID_IMP_4KEC:
852 853
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
854
		__cpu_name[cpu] = "MIPS 4KEc";
855
		break;
L
Linus Torvalds 已提交
856
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
857
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
858
		c->cputype = CPU_4KSC;
859
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
860 861 862
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
863
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
864
		break;
L
Leonid Yegoshin 已提交
865 866 867 868
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
869 870
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
871
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
872 873 874
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
875
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
876
		break;
877 878 879 880
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
881 882
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
883
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
884
		break;
R
Ralf Baechle 已提交
885 886
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
887
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
888
		break;
889 890
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
891
		__cpu_name[cpu] = "MIPS 74Kc";
892
		break;
893 894 895 896
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
897 898 899 900
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
901 902
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
903
		__cpu_name[cpu] = "MIPS 1004Kc";
904
		break;
905 906 907 908
	case PRID_IMP_1074K:
		c->cputype = CPU_74K;
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
L
Linus Torvalds 已提交
909
	}
C
Chris Dearman 已提交
910 911

	spram_config();
L
Linus Torvalds 已提交
912 913
}

914
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
915
{
916
	decode_configs(c);
L
Linus Torvalds 已提交
917 918 919
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
920
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
921 922
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
923
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
924 925
			break;
		case 1:
926
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
927 928
			break;
		case 2:
929
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
930 931
			break;
		case 3:
932
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
933
			break;
P
Pete Popov 已提交
934
		case 4:
935
			__cpu_name[cpu] = "Au1200";
936
			if ((c->processor_id & 0xff) == 2)
937
				__cpu_name[cpu] = "Au1250";
938 939
			break;
		case 5:
940
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
941
			break;
L
Linus Torvalds 已提交
942
		default:
943
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
944 945 946 947 948 949
			break;
		}
		break;
	}
}

950
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
951
{
952
	decode_configs(c);
R
Ralf Baechle 已提交
953

L
Linus Torvalds 已提交
954 955 956
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
957
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
958
		/* FPU in pass1 is known to have issues. */
959
		if ((c->processor_id & 0xff) < 0x02)
960
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
961
		break;
A
Andrew Isaacson 已提交
962 963
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
964
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
965
		break;
L
Linus Torvalds 已提交
966 967 968
	}
}

969
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
970
{
971
	decode_configs(c);
L
Linus Torvalds 已提交
972 973 974
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
975
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
976 977 978 979 980 981
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

982
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
983 984 985 986 987
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
988
		__cpu_name[cpu] = "Philips PR4450";
989
		set_isa(c, MIPS_CPU_ISA_M32R1);
990 991 992 993
		break;
	}
}

994
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
995 996 997
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
998 999
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
1000 1001
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
1002
		set_elf_platform(cpu, "bmips32");
1003 1004 1005 1006 1007 1008
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
1009
		set_elf_platform(cpu, "bmips3300");
1010 1011 1012 1013 1014 1015 1016 1017
		break;
	case PRID_IMP_BMIPS43XX: {
		int rev = c->processor_id & 0xff;

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
1018
			set_elf_platform(cpu, "bmips4380");
1019 1020 1021
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
1022
			set_elf_platform(cpu, "bmips4350");
1023
		}
1024
		break;
1025 1026 1027 1028
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
1029
		set_elf_platform(cpu, "bmips5000");
1030
		c->options |= MIPS_CPU_ULRI;
1031
		break;
1032 1033 1034
	}
}

1035 1036 1037 1038 1039 1040 1041
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
1042 1043 1044
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
1045 1046 1047 1048
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
1049 1050 1051
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
1052
		set_elf_platform(cpu, "octeon");
1053
		break;
1054
	case PRID_IMP_CAVIUM_CN61XX:
1055
	case PRID_IMP_CAVIUM_CN63XX:
1056 1057
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
1058 1059
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
1060
		set_elf_platform(cpu, "octeon2");
1061
		break;
1062 1063 1064 1065 1066 1067 1068
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1085 1086 1087 1088
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

M
Manuel Lauss 已提交
1089 1090 1091 1092 1093 1094 1095
	if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
1096 1097
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
1098
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
1099 1100 1101
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
1102 1103 1104
			MIPS_CPU_LLSC);

	switch (c->processor_id & 0xff00) {
1105 1106
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
1107 1108 1109 1110
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
1141
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1142 1143 1144 1145 1146
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
1147
	if (c->cputype == CPU_XLP) {
1148
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
1149 1150 1151 1152
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1153
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
1154 1155
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1156 1157
}

1158 1159 1160 1161 1162 1163
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1164
const char *__cpu_name[NR_CPUS];
1165
const char *__elf_platform;
1166

1167
__cpuinit void cpu_probe(void)
L
Linus Torvalds 已提交
1168 1169
{
	struct cpuinfo_mips *c = &current_cpu_data;
1170
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1171

R
Ralf Baechle 已提交
1172
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1173 1174 1175 1176 1177 1178
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
	switch (c->processor_id & 0xff0000) {
	case PRID_COMP_LEGACY:
1179
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1180 1181
		break;
	case PRID_COMP_MIPS:
1182
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1183 1184
		break;
	case PRID_COMP_ALCHEMY:
1185
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1186 1187
		break;
	case PRID_COMP_SIBYTE:
1188
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1189
		break;
1190
	case PRID_COMP_BROADCOM:
1191
		cpu_probe_broadcom(c, cpu);
1192
		break;
L
Linus Torvalds 已提交
1193
	case PRID_COMP_SANDCRAFT:
1194
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1195
		break;
1196
	case PRID_COMP_NXP:
1197
		cpu_probe_nxp(c, cpu);
1198
		break;
1199 1200 1201
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1202 1203 1204
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1205 1206 1207
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1208
	}
1209

1210 1211 1212
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1213 1214 1215 1216 1217 1218 1219
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1220 1221 1222 1223
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1224
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1225

1226
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1227
		c->fpu_id = cpu_get_fpu_id();
1228

1229
		if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
1230 1231 1232
		    c->isa_level == MIPS_CPU_ISA_M32R2 ||
		    c->isa_level == MIPS_CPU_ISA_M64R1 ||
		    c->isa_level == MIPS_CPU_ISA_M64R2) {
1233 1234 1235 1236
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1237

1238
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1239
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1240 1241 1242
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1243 1244
	else
		c->srsets = 1;
1245 1246

	cpu_probe_vmbits(c);
1247 1248 1249 1250 1251

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1252 1253
}

1254
__cpuinit void cpu_report(void)
L
Linus Torvalds 已提交
1255 1256 1257
{
	struct cpuinfo_mips *c = &current_cpu_data;

1258 1259
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1260
	if (c->options & MIPS_CPU_FPU)
1261
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1262
}