pci.c 5.3 KB
Newer Older
J
Jamie Lenehan 已提交
1 2
/*
 * arch/sh/drivers/pci/pci.c
L
Linus Torvalds 已提交
3 4
 *
 * Copyright (c) 2002 M. R. Brown  <mrbrown@linux-sh.org>
P
Paul Mundt 已提交
5
 * Copyright (c) 2004 - 2006 Paul Mundt  <lethal@linux-sh.org>
J
Jamie Lenehan 已提交
6
 *
L
Linus Torvalds 已提交
7 8
 * These functions are collected here to reduce duplication of common
 * code amongst the many platform-specific PCI support code files.
J
Jamie Lenehan 已提交
9
 *
L
Linus Torvalds 已提交
10 11 12 13
 * These routines require the following board-specific routines:
 * void pcibios_fixup_irqs();
 *
 * See include/asm-sh/pci.h for more information.
J
Jamie Lenehan 已提交
14 15 16 17
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
L
Linus Torvalds 已提交
18 19 20 21
 */
#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/init.h>
J
Jamie Lenehan 已提交
22
#include <asm/io.h>
L
Linus Torvalds 已提交
23 24 25 26 27 28 29 30 31 32

static int __init pcibios_init(void)
{
	struct pci_channel *p;
	struct pci_bus *bus;
	int busno;

#ifdef CONFIG_PCI_AUTO
	/* assign resources */
	busno = 0;
J
Jamie Lenehan 已提交
33
	for (p = board_pci_channels; p->pci_ops != NULL; p++)
L
Linus Torvalds 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
		busno = pciauto_assign_resources(busno, p) + 1;
#endif

	/* scan the buses */
	busno = 0;
	for (p= board_pci_channels; p->pci_ops != NULL; p++) {
		bus = pci_scan_bus(busno, p->pci_ops, p);
		busno = bus->subordinate+1;
	}

	/* board-specific fixups */
	pcibios_fixup_irqs();

	return 0;
}

subsys_initcall(pcibios_init);

void
pcibios_update_resource(struct pci_dev *dev, struct resource *root,
			struct resource *res, int resource)
{
	u32 new, check;
	int reg;

	new = res->start | (res->flags & PCI_REGION_FLAG_MASK);
	if (resource < 6) {
		reg = PCI_BASE_ADDRESS_0 + 4*resource;
	} else if (resource == PCI_ROM_RESOURCE) {
		res->flags |= IORESOURCE_ROM_ENABLE;
		new |= PCI_ROM_ADDRESS_ENABLE;
		reg = dev->rom_base_reg;
	} else {
J
Jamie Lenehan 已提交
67 68 69 70
		/*
		 * Somebody might have asked allocation of a non-standard
		 * resource
		 */
L
Linus Torvalds 已提交
71 72
		return;
	}
J
Jamie Lenehan 已提交
73

L
Linus Torvalds 已提交
74 75
	pci_write_config_dword(dev, reg, new);
	pci_read_config_dword(dev, reg, &check);
J
Jamie Lenehan 已提交
76 77
	if ((new ^ check) & ((new & PCI_BASE_ADDRESS_SPACE_IO) ?
		PCI_BASE_ADDRESS_IO_MASK : PCI_BASE_ADDRESS_MEM_MASK)) {
L
Linus Torvalds 已提交
78 79 80 81 82 83 84
		printk(KERN_ERR "PCI: Error while updating region "
		       "%s/%d (%08x != %08x)\n", pci_name(dev), resource,
		       new, check);
	}
}

void pcibios_align_resource(void *data, struct resource *res,
85
			    resource_size_t size, resource_size_t align)
L
Linus Torvalds 已提交
86 87 88 89 90 91 92 93 94
			    __attribute__ ((weak));

/*
 * We need to avoid collisions with `mirrored' VGA ports
 * and other strange ISA hardware, so we always want the
 * addresses to be allocated in the 0x000-0x0ff region
 * modulo 0x400.
 */
void pcibios_align_resource(void *data, struct resource *res,
95
			    resource_size_t size, resource_size_t align)
L
Linus Torvalds 已提交
96 97
{
	if (res->flags & IORESOURCE_IO) {
98
		resource_size_t start = res->start;
L
Linus Torvalds 已提交
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154

		if (start & 0x300) {
			start = (start + 0x3ff) & ~0x3ff;
			res->start = start;
		}
	}
}

int pcibios_enable_device(struct pci_dev *dev, int mask)
{
	u16 cmd, old_cmd;
	int idx;
	struct resource *r;

	pci_read_config_word(dev, PCI_COMMAND, &cmd);
	old_cmd = cmd;
	for(idx=0; idx<6; idx++) {
		if (!(mask & (1 << idx)))
			continue;
		r = &dev->resource[idx];
		if (!r->start && r->end) {
			printk(KERN_ERR "PCI: Device %s not available because "
			       "of resource collisions\n", pci_name(dev));
			return -EINVAL;
		}
		if (r->flags & IORESOURCE_IO)
			cmd |= PCI_COMMAND_IO;
		if (r->flags & IORESOURCE_MEM)
			cmd |= PCI_COMMAND_MEMORY;
	}
	if (dev->resource[PCI_ROM_RESOURCE].start)
		cmd |= PCI_COMMAND_MEMORY;
	if (cmd != old_cmd) {
		printk(KERN_INFO "PCI: Enabling device %s (%04x -> %04x)\n",
		       pci_name(dev), old_cmd, cmd);
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
	return 0;
}

/*
 *  If we set up a device for bus mastering, we need to check and set
 *  the latency timer as it may not be properly set.
 */
unsigned int pcibios_max_latency = 255;

void pcibios_set_master(struct pci_dev *dev)
{
	u8 lat;
	pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
	if (lat < 16)
		lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
	else if (lat > pcibios_max_latency)
		lat = pcibios_max_latency;
	else
		return;
J
Jamie Lenehan 已提交
155 156
	printk(KERN_INFO "PCI: Setting latency timer of device %s to %d\n",
	       pci_name(dev), lat);
L
Linus Torvalds 已提交
157 158 159 160 161 162 163
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
}

void __init pcibios_update_irq(struct pci_dev *dev, int irq)
{
	pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
}
J
Jamie Lenehan 已提交
164 165 166 167 168 169 170 171 172 173 174

void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long maxlen)
{
	unsigned long start = pci_resource_start(dev, bar);
	unsigned long len = pci_resource_len(dev, bar);
	unsigned long flags = pci_resource_flags(dev, bar);

	if (!len || !start)
		return NULL;
	if (maxlen && len > maxlen)
		len = maxlen;
P
Paul Mundt 已提交
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190

	/*
	 * Presently the IORESOURCE_MEM case is a bit special, most
	 * SH7751 style PCI controllers have PCI memory at a fixed
	 * location in the address space where no remapping is desired
	 * (traditionally at 0xfd000000). Once this changes, the
	 * IORESOURCE_MEM case will have to switch to using ioremap() and
	 * more care will have to be taken to inhibit page table mapping
	 * for legacy cores.
	 *
	 * For now everything wraps to ioport_map(), since boards that
	 * have PCI will be able to check the address range properly on
	 * their own.
	 *			-- PFM.
	 */
	if (flags & (IORESOURCE_IO | IORESOURCE_MEM))
J
Jamie Lenehan 已提交
191 192 193 194 195 196 197 198 199 200 201 202
		return ioport_map(start, len);

	return NULL;
}

void pci_iounmap(struct pci_dev *dev, void __iomem *addr)
{
	iounmap(addr);
}

EXPORT_SYMBOL(pci_iomap);
EXPORT_SYMBOL(pci_iounmap);