atmel-mci.c 64.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * Atmel MultiMedia Card Interface driver
 *
 * Copyright (C) 2004-2008 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/blkdev.h>
#include <linux/clk.h>
H
Haavard Skinnemoen 已提交
12
#include <linux/debugfs.h>
13
#include <linux/device.h>
14 15
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
B
Ben Nizette 已提交
16
#include <linux/err.h>
D
David Brownell 已提交
17
#include <linux/gpio.h>
18 19 20 21 22 23
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/scatterlist.h>
H
Haavard Skinnemoen 已提交
24
#include <linux/seq_file.h>
25
#include <linux/slab.h>
H
Haavard Skinnemoen 已提交
26
#include <linux/stat.h>
27
#include <linux/types.h>
28 29

#include <linux/mmc/host.h>
30
#include <linux/mmc/sdio.h>
31 32

#include <mach/atmel-mci.h>
33
#include <linux/atmel-mci.h>
34
#include <linux/atmel_pdc.h>
35 36 37 38

#include <asm/io.h>
#include <asm/unaligned.h>

39
#include <mach/cpu.h>
40
#include <mach/board.h>
41 42 43

#include "atmel-mci-regs.h"

44
#define ATMCI_DATA_ERROR_FLAGS	(ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
45
#define ATMCI_DMA_THRESHOLD	16
46 47

enum {
48
	EVENT_CMD_RDY = 0,
49
	EVENT_XFER_COMPLETE,
50
	EVENT_NOTBUSY,
51 52 53 54
	EVENT_DATA_ERROR,
};

enum atmel_mci_state {
55 56
	STATE_IDLE = 0,
	STATE_SENDING_CMD,
57 58
	STATE_DATA_XFER,
	STATE_WAITING_NOTBUSY,
59
	STATE_SENDING_STOP,
60
	STATE_END_REQUEST,
61 62
};

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
enum atmci_xfer_dir {
	XFER_RECEIVE = 0,
	XFER_TRANSMIT,
};

enum atmci_pdc_buf {
	PDC_FIRST_BUF = 0,
	PDC_SECOND_BUF,
};

struct atmel_mci_caps {
	bool    has_dma;
	bool    has_pdc;
	bool    has_cfg_reg;
	bool    has_cstor_reg;
	bool    has_highspeed;
	bool    has_rwproof;
80
	bool	has_odd_clk_div;
81 82 83
	bool	has_bad_data_ordering;
	bool	need_reset_after_xfer;
	bool	need_blksz_mul_4;
84 85
};

86 87 88 89 90
struct atmel_mci_dma {
	struct dma_chan			*chan;
	struct dma_async_tx_descriptor	*data_desc;
};

91 92 93 94
/**
 * struct atmel_mci - MMC controller state shared between all slots
 * @lock: Spinlock protecting the queue and associated data.
 * @regs: Pointer to MMIO registers.
95
 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
96
 * @pio_offset: Offset into the current scatterlist entry.
97 98 99 100 101
 * @buffer: Buffer used if we don't have the r/w proof capability. We
 *      don't have the time to switch pdc buffers so we have to use only
 *      one buffer for the full transaction.
 * @buf_size: size of the buffer.
 * @phys_buf_addr: buffer address needed for pdc.
102 103 104 105 106 107
 * @cur_slot: The slot which is currently using the controller.
 * @mrq: The request currently being processed on @cur_slot,
 *	or NULL if the controller is idle.
 * @cmd: The command currently being sent to the card, or NULL.
 * @data: The data currently being transferred, or NULL if no data
 *	transfer is in progress.
108
 * @data_size: just data->blocks * data->blksz.
109 110
 * @dma: DMA client state.
 * @data_chan: DMA channel being used for the current data transfer.
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
 * @cmd_status: Snapshot of SR taken upon completion of the current
 *	command. Only valid when EVENT_CMD_COMPLETE is pending.
 * @data_status: Snapshot of SR taken upon completion of the current
 *	data transfer. Only valid when EVENT_DATA_COMPLETE or
 *	EVENT_DATA_ERROR is pending.
 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
 *	to be sent.
 * @tasklet: Tasklet running the request state machine.
 * @pending_events: Bitmask of events flagged by the interrupt handler
 *	to be processed by the tasklet.
 * @completed_events: Bitmask of events which the state machine has
 *	processed.
 * @state: Tasklet state.
 * @queue: List of slots waiting for access to the controller.
 * @need_clock_update: Update the clock rate before the next request.
 * @need_reset: Reset controller before next request.
127
 * @timer: Timer to balance the data timeout error flag which cannot rise.
128
 * @mode_reg: Value of the MR register.
129
 * @cfg_reg: Value of the CFG register.
130 131 132 133 134 135
 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
 *	rate and timeout calculations.
 * @mapbase: Physical address of the MMIO registers.
 * @mck: The peripheral bus clock hooked up to the MMC controller.
 * @pdev: Platform device associated with the MMC controller.
 * @slot: Slots sharing this MMC controller.
136 137 138 139 140 141 142
 * @caps: MCI capabilities depending on MCI version.
 * @prepare_data: function to setup MCI before data transfer which
 * depends on MCI capabilities.
 * @submit_data: function to start data transfer which depends on MCI
 * capabilities.
 * @stop_transfer: function to stop data transfer which depends on MCI
 * capabilities.
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
 *
 * Locking
 * =======
 *
 * @lock is a softirq-safe spinlock protecting @queue as well as
 * @cur_slot, @mrq and @state. These must always be updated
 * at the same time while holding @lock.
 *
 * @lock also protects mode_reg and need_clock_update since these are
 * used to synchronize mode register updates with the queue
 * processing.
 *
 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
 * and must always be written at the same time as the slot is added to
 * @queue.
 *
 * @pending_events and @completed_events are accessed using atomic bit
 * operations, so they don't need any locking.
 *
 * None of the fields touched by the interrupt handler need any
 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
 * interrupts must be disabled and @data_status updated with a
 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
L
Lucas De Marchi 已提交
167
 * CMDRDY interrupt must be disabled and @cmd_status updated with a
168 169 170 171
 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
 * bytes_xfered field of @data must be written. This is ensured by
 * using barriers.
 */
172
struct atmel_mci {
173
	spinlock_t		lock;
174 175 176 177
	void __iomem		*regs;

	struct scatterlist	*sg;
	unsigned int		pio_offset;
178 179 180
	unsigned int		*buffer;
	unsigned int		buf_size;
	dma_addr_t		buf_phys_addr;
181

182
	struct atmel_mci_slot	*cur_slot;
183 184 185
	struct mmc_request	*mrq;
	struct mmc_command	*cmd;
	struct mmc_data		*data;
186
	unsigned int		data_size;
187

188 189
	struct atmel_mci_dma	dma;
	struct dma_chan		*data_chan;
190
	struct dma_slave_config	dma_conf;
191

192 193 194 195 196 197 198
	u32			cmd_status;
	u32			data_status;
	u32			stop_cmdr;

	struct tasklet_struct	tasklet;
	unsigned long		pending_events;
	unsigned long		completed_events;
199
	enum atmel_mci_state	state;
200
	struct list_head	queue;
201

202 203
	bool			need_clock_update;
	bool			need_reset;
204
	struct timer_list	timer;
205
	u32			mode_reg;
206
	u32			cfg_reg;
207 208 209 210
	unsigned long		bus_hz;
	unsigned long		mapbase;
	struct clk		*mck;
	struct platform_device	*pdev;
211

212
	struct atmel_mci_slot	*slot[ATMCI_MAX_NR_SLOTS];
213 214 215 216 217 218

	struct atmel_mci_caps   caps;

	u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
	void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
	void (*stop_transfer)(struct atmel_mci *host);
219 220 221 222 223 224 225
};

/**
 * struct atmel_mci_slot - MMC slot state
 * @mmc: The mmc_host representing this slot.
 * @host: The MMC controller this slot is using.
 * @sdc_reg: Value of SDCR to be written before using this slot.
226
 * @sdio_irq: SDIO irq mask for this slot.
227 228 229 230 231 232 233 234 235 236
 * @mrq: mmc_request currently being processed or waiting to be
 *	processed, or NULL when the slot is idle.
 * @queue_node: List node for placing this node in the @queue list of
 *	&struct atmel_mci.
 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
 * @flags: Random state bits associated with the slot.
 * @detect_pin: GPIO pin used for card detection, or negative if not
 *	available.
 * @wp_pin: GPIO pin used for card write protect sending, or negative
 *	if not available.
237
 * @detect_is_active_high: The state of the detect pin when it is active.
238 239 240 241 242 243 244
 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
 */
struct atmel_mci_slot {
	struct mmc_host		*mmc;
	struct atmel_mci	*host;

	u32			sdc_reg;
245
	u32			sdio_irq;
246 247 248 249 250 251 252 253 254

	struct mmc_request	*mrq;
	struct list_head	queue_node;

	unsigned int		clock;
	unsigned long		flags;
#define ATMCI_CARD_PRESENT	0
#define ATMCI_CARD_NEED_INIT	1
#define ATMCI_SHUTDOWN		2
255
#define ATMCI_SUSPENDED		3
256 257 258

	int			detect_pin;
	int			wp_pin;
259
	bool			detect_is_active_high;
260 261

	struct timer_list	detect_timer;
262 263 264 265 266 267 268 269 270
};

#define atmci_test_and_clear_pending(host, event)		\
	test_and_clear_bit(event, &host->pending_events)
#define atmci_set_completed(host, event)			\
	set_bit(event, &host->completed_events)
#define atmci_set_pending(host, event)				\
	set_bit(event, &host->pending_events)

H
Haavard Skinnemoen 已提交
271 272 273 274 275 276
/*
 * The debugfs stuff below is mostly optimized away when
 * CONFIG_DEBUG_FS is not set.
 */
static int atmci_req_show(struct seq_file *s, void *v)
{
277 278
	struct atmel_mci_slot	*slot = s->private;
	struct mmc_request	*mrq;
H
Haavard Skinnemoen 已提交
279 280 281 282 283
	struct mmc_command	*cmd;
	struct mmc_command	*stop;
	struct mmc_data		*data;

	/* Make sure we get a consistent snapshot */
284 285
	spin_lock_bh(&slot->host->lock);
	mrq = slot->mrq;
H
Haavard Skinnemoen 已提交
286 287 288 289 290 291 292 293 294 295 296

	if (mrq) {
		cmd = mrq->cmd;
		data = mrq->data;
		stop = mrq->stop;

		if (cmd)
			seq_printf(s,
				"CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				cmd->opcode, cmd->arg, cmd->flags,
				cmd->resp[0], cmd->resp[1], cmd->resp[2],
297
				cmd->resp[3], cmd->error);
H
Haavard Skinnemoen 已提交
298 299 300 301 302 303 304 305 306
		if (data)
			seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
				data->bytes_xfered, data->blocks,
				data->blksz, data->flags, data->error);
		if (stop)
			seq_printf(s,
				"CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				stop->opcode, stop->arg, stop->flags,
				stop->resp[0], stop->resp[1], stop->resp[2],
307
				stop->resp[3], stop->error);
H
Haavard Skinnemoen 已提交
308 309
	}

310
	spin_unlock_bh(&slot->host->lock);
H
Haavard Skinnemoen 已提交
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337

	return 0;
}

static int atmci_req_open(struct inode *inode, struct file *file)
{
	return single_open(file, atmci_req_show, inode->i_private);
}

static const struct file_operations atmci_req_fops = {
	.owner		= THIS_MODULE,
	.open		= atmci_req_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static void atmci_show_status_reg(struct seq_file *s,
		const char *regname, u32 value)
{
	static const char	*sr_bit[] = {
		[0]	= "CMDRDY",
		[1]	= "RXRDY",
		[2]	= "TXRDY",
		[3]	= "BLKE",
		[4]	= "DTIP",
		[5]	= "NOTBUSY",
338 339
		[6]	= "ENDRX",
		[7]	= "ENDTX",
H
Haavard Skinnemoen 已提交
340 341
		[8]	= "SDIOIRQA",
		[9]	= "SDIOIRQB",
342 343 344
		[12]	= "SDIOWAIT",
		[14]	= "RXBUFF",
		[15]	= "TXBUFE",
H
Haavard Skinnemoen 已提交
345 346 347 348 349 350 351
		[16]	= "RINDE",
		[17]	= "RDIRE",
		[18]	= "RCRCE",
		[19]	= "RENDE",
		[20]	= "RTOE",
		[21]	= "DCRCE",
		[22]	= "DTOE",
352 353 354 355 356
		[23]	= "CSTOE",
		[24]	= "BLKOVRE",
		[25]	= "DMADONE",
		[26]	= "FIFOEMPTY",
		[27]	= "XFRDONE",
H
Haavard Skinnemoen 已提交
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
		[30]	= "OVRE",
		[31]	= "UNRE",
	};
	unsigned int		i;

	seq_printf(s, "%s:\t0x%08x", regname, value);
	for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
		if (value & (1 << i)) {
			if (sr_bit[i])
				seq_printf(s, " %s", sr_bit[i]);
			else
				seq_puts(s, " UNKNOWN");
		}
	}
	seq_putc(s, '\n');
}

static int atmci_regs_show(struct seq_file *s, void *v)
{
	struct atmel_mci	*host = s->private;
	u32			*buf;

379
	buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
H
Haavard Skinnemoen 已提交
380 381 382
	if (!buf)
		return -ENOMEM;

383 384 385 386 387 388
	/*
	 * Grab a more or less consistent snapshot. Note that we're
	 * not disabling interrupts, so IMR and SR may not be
	 * consistent.
	 */
	spin_lock_bh(&host->lock);
389
	clk_enable(host->mck);
390
	memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
391
	clk_disable(host->mck);
392
	spin_unlock_bh(&host->lock);
H
Haavard Skinnemoen 已提交
393

394
	seq_printf(s, "MR:\t0x%08x%s%s ",
395 396
			buf[ATMCI_MR / 4],
			buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
397 398 399 400 401 402 403 404
			buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
	if (host->caps.has_odd_clk_div)
		seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
				((buf[ATMCI_MR / 4] & 0xff) << 1)
				| ((buf[ATMCI_MR / 4] >> 16) & 1));
	else
		seq_printf(s, "CLKDIV=%u\n",
				(buf[ATMCI_MR / 4] & 0xff));
405 406 407
	seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
	seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
	seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
H
Haavard Skinnemoen 已提交
408
	seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
409 410 411
			buf[ATMCI_BLKR / 4],
			buf[ATMCI_BLKR / 4] & 0xffff,
			(buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
412
	if (host->caps.has_cstor_reg)
413
		seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
H
Haavard Skinnemoen 已提交
414 415 416

	/* Don't read RSPR and RDR; it will consume the data there */

417 418
	atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
	atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
H
Haavard Skinnemoen 已提交
419

420
	if (host->caps.has_dma) {
421 422
		u32 val;

423
		val = buf[ATMCI_DMA / 4];
424 425 426 427
		seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
				val, val & 3,
				((val >> 4) & 3) ?
					1 << (((val >> 4) & 3) + 1) : 1,
428
				val & ATMCI_DMAEN ? " DMAEN" : "");
429 430 431
	}
	if (host->caps.has_cfg_reg) {
		u32 val;
432

433
		val = buf[ATMCI_CFG / 4];
434 435
		seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
				val,
436 437 438 439
				val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
				val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
				val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
				val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
440 441
	}

442 443
	kfree(buf);

H
Haavard Skinnemoen 已提交
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
	return 0;
}

static int atmci_regs_open(struct inode *inode, struct file *file)
{
	return single_open(file, atmci_regs_show, inode->i_private);
}

static const struct file_operations atmci_regs_fops = {
	.owner		= THIS_MODULE,
	.open		= atmci_regs_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

460
static void atmci_init_debugfs(struct atmel_mci_slot *slot)
H
Haavard Skinnemoen 已提交
461
{
462 463 464 465
	struct mmc_host		*mmc = slot->mmc;
	struct atmel_mci	*host = slot->host;
	struct dentry		*root;
	struct dentry		*node;
H
Haavard Skinnemoen 已提交
466 467 468 469 470 471 472 473 474 475 476 477

	root = mmc->debugfs_root;
	if (!root)
		return;

	node = debugfs_create_file("regs", S_IRUSR, root, host,
			&atmci_regs_fops);
	if (IS_ERR(node))
		return;
	if (!node)
		goto err;

478
	node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
H
Haavard Skinnemoen 已提交
479 480 481
	if (!node)
		goto err;

482 483 484 485
	node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
	if (!node)
		goto err;

H
Haavard Skinnemoen 已提交
486 487 488 489 490 491 492 493 494 495 496 497 498
	node = debugfs_create_x32("pending_events", S_IRUSR, root,
				     (u32 *)&host->pending_events);
	if (!node)
		goto err;

	node = debugfs_create_x32("completed_events", S_IRUSR, root,
				     (u32 *)&host->completed_events);
	if (!node)
		goto err;

	return;

err:
499
	dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
H
Haavard Skinnemoen 已提交
500
}
501

502 503 504 505 506
static inline unsigned int atmci_get_version(struct atmel_mci *host)
{
	return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
static void atmci_timeout_timer(unsigned long data)
{
	struct atmel_mci *host;

	host = (struct atmel_mci *)data;

	dev_dbg(&host->pdev->dev, "software timeout\n");

	if (host->mrq->cmd->data) {
		host->mrq->cmd->data->error = -ETIMEDOUT;
		host->data = NULL;
	} else {
		host->mrq->cmd->error = -ETIMEDOUT;
		host->cmd = NULL;
	}
	host->need_reset = 1;
	host->state = STATE_END_REQUEST;
	smp_wmb();
	tasklet_schedule(&host->tasklet);
}

528
static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
529 530
					unsigned int ns)
{
531 532 533 534 535 536 537 538
	/*
	 * It is easier here to use us instead of ns for the timeout,
	 * it prevents from overflows during calculation.
	 */
	unsigned int us = DIV_ROUND_UP(ns, 1000);

	/* Maximum clock frequency is host->bus_hz/2 */
	return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
539 540 541
}

static void atmci_set_timeout(struct atmel_mci *host,
542
		struct atmel_mci_slot *slot, struct mmc_data *data)
543 544 545 546 547 548 549 550
{
	static unsigned	dtomul_to_shift[] = {
		0, 4, 7, 8, 10, 12, 16, 20
	};
	unsigned	timeout;
	unsigned	dtocyc;
	unsigned	dtomul;

551 552
	timeout = atmci_ns_to_clocks(host, data->timeout_ns)
		+ data->timeout_clks;
553 554 555 556 557 558 559 560 561 562 563 564 565

	for (dtomul = 0; dtomul < 8; dtomul++) {
		unsigned shift = dtomul_to_shift[dtomul];
		dtocyc = (timeout + (1 << shift) - 1) >> shift;
		if (dtocyc < 15)
			break;
	}

	if (dtomul >= 8) {
		dtomul = 7;
		dtocyc = 15;
	}

566
	dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
567
			dtocyc << dtomul_to_shift[dtomul]);
568
	atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
569 570 571 572 573 574 575 576 577 578 579 580 581
}

/*
 * Return mask with command flags to be enabled for this command.
 */
static u32 atmci_prepare_command(struct mmc_host *mmc,
				 struct mmc_command *cmd)
{
	struct mmc_data	*data;
	u32		cmdr;

	cmd->error = -EINPROGRESS;

582
	cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
583 584 585

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
586
			cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
587
		else
588
			cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
589 590 591 592 593 594 595
	}

	/*
	 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
	 * it's too difficult to determine whether this is an ACMD or
	 * not. Better make it 64.
	 */
596
	cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
597 598

	if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
599
		cmdr |= ATMCI_CMDR_OPDCMD;
600 601 602

	data = cmd->data;
	if (data) {
603
		cmdr |= ATMCI_CMDR_START_XFER;
604 605

		if (cmd->opcode == SD_IO_RW_EXTENDED) {
606
			cmdr |= ATMCI_CMDR_SDIO_BLOCK;
607 608
		} else {
			if (data->flags & MMC_DATA_STREAM)
609
				cmdr |= ATMCI_CMDR_STREAM;
610
			else if (data->blocks > 1)
611
				cmdr |= ATMCI_CMDR_MULTI_BLOCK;
612
			else
613
				cmdr |= ATMCI_CMDR_BLOCK;
614
		}
615 616

		if (data->flags & MMC_DATA_READ)
617
			cmdr |= ATMCI_CMDR_TRDIR_READ;
618 619 620 621 622
	}

	return cmdr;
}

623
static void atmci_send_command(struct atmel_mci *host,
624
		struct mmc_command *cmd, u32 cmd_flags)
625 626 627 628
{
	WARN_ON(host->cmd);
	host->cmd = cmd;

629
	dev_vdbg(&host->pdev->dev,
630 631 632
			"start command: ARGR=0x%08x CMDR=0x%08x\n",
			cmd->arg, cmd_flags);

633 634
	atmci_writel(host, ATMCI_ARGR, cmd->arg);
	atmci_writel(host, ATMCI_CMDR, cmd_flags);
635 636
}

637
static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
638
{
639
	dev_dbg(&host->pdev->dev, "send stop command\n");
640
	atmci_send_command(host, data->stop, host->stop_cmdr);
641
	atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
642 643
}

644 645 646 647 648 649 650 651
/*
 * Configure given PDC buffer taking care of alignement issues.
 * Update host->data_size and host->sg.
 */
static void atmci_pdc_set_single_buf(struct atmel_mci *host,
	enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
{
	u32 pointer_reg, counter_reg;
652
	unsigned int buf_size;
653 654 655 656 657 658 659 660 661 662

	if (dir == XFER_RECEIVE) {
		pointer_reg = ATMEL_PDC_RPR;
		counter_reg = ATMEL_PDC_RCR;
	} else {
		pointer_reg = ATMEL_PDC_TPR;
		counter_reg = ATMEL_PDC_TCR;
	}

	if (buf_nb == PDC_SECOND_BUF) {
663 664
		pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
		counter_reg += ATMEL_PDC_SCND_BUF_OFF;
665 666
	}

667 668 669 670 671 672 673 674 675
	if (!host->caps.has_rwproof) {
		buf_size = host->buf_size;
		atmci_writel(host, pointer_reg, host->buf_phys_addr);
	} else {
		buf_size = sg_dma_len(host->sg);
		atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
	}

	if (host->data_size <= buf_size) {
676 677 678 679 680 681 682 683 684 685 686
		if (host->data_size & 0x3) {
			/* If size is different from modulo 4, transfer bytes */
			atmci_writel(host, counter_reg, host->data_size);
			atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
		} else {
			/* Else transfer 32-bits words */
			atmci_writel(host, counter_reg, host->data_size / 4);
		}
		host->data_size = 0;
	} else {
		/* We assume the size of a page is 32-bits aligned */
687 688
		atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
		host->data_size -= sg_dma_len(host->sg);
689 690 691 692 693 694 695 696 697 698 699
		if (host->data_size)
			host->sg = sg_next(host->sg);
	}
}

/*
 * Configure PDC buffer according to the data size ie configuring one or two
 * buffers. Don't use this function if you want to configure only the second
 * buffer. In this case, use atmci_pdc_set_single_buf.
 */
static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
700
{
701 702 703 704 705 706 707 708 709 710 711
	atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
	if (host->data_size)
		atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
}

/*
 * Unmap sg lists, called when transfer is finished.
 */
static void atmci_pdc_cleanup(struct atmel_mci *host)
{
	struct mmc_data         *data = host->data;
712

713
	if (data)
714 715 716 717
		dma_unmap_sg(&host->pdev->dev,
				data->sg, data->sg_len,
				((data->flags & MMC_DATA_WRITE)
				 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
718 719
}

720 721 722 723 724 725
/*
 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
 * interrupt needed for both transfer directions.
 */
static void atmci_pdc_complete(struct atmel_mci *host)
726
{
727
	int transfer_size = host->data->blocks * host->data->blksz;
728
	int i;
729

730
	atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
731 732

	if ((!host->caps.has_rwproof)
733 734 735 736
	    && (host->data->flags & MMC_DATA_READ)) {
		if (host->caps.has_bad_data_ordering)
			for (i = 0; i < transfer_size; i++)
				host->buffer[i] = swab32(host->buffer[i]);
737 738
		sg_copy_from_buffer(host->data->sg, host->data->sg_len,
		                    host->buffer, transfer_size);
739
	}
740

741
	atmci_pdc_cleanup(host);
742

743 744 745 746 747
	/*
	 * If the card was removed, data will be NULL. No point trying
	 * to send the stop command or waiting for NBUSY in this case.
	 */
	if (host->data) {
748 749
		dev_dbg(&host->pdev->dev,
		        "(%s) set pending xfer complete\n", __func__);
750
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
751
		tasklet_schedule(&host->tasklet);
752 753 754
	}
}

755 756 757 758 759 760 761 762 763 764 765 766 767 768
static void atmci_dma_cleanup(struct atmel_mci *host)
{
	struct mmc_data                 *data = host->data;

	if (data)
		dma_unmap_sg(host->dma.chan->device->dev,
				data->sg, data->sg_len,
				((data->flags & MMC_DATA_WRITE)
				 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
}

/*
 * This function is called by the DMA driver from tasklet context.
 */
769 770 771 772 773 774 775
static void atmci_dma_complete(void *arg)
{
	struct atmel_mci	*host = arg;
	struct mmc_data		*data = host->data;

	dev_vdbg(&host->pdev->dev, "DMA complete\n");

776
	if (host->caps.has_dma)
777
		/* Disable DMA hardware handshaking on MCI */
778
		atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
779

780 781 782 783 784 785 786
	atmci_dma_cleanup(host);

	/*
	 * If the card was removed, data will be NULL. No point trying
	 * to send the stop command or waiting for NBUSY in this case.
	 */
	if (data) {
787 788
		dev_dbg(&host->pdev->dev,
		        "(%s) set pending xfer complete\n", __func__);
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
		tasklet_schedule(&host->tasklet);

		/*
		 * Regardless of what the documentation says, we have
		 * to wait for NOTBUSY even after block read
		 * operations.
		 *
		 * When the DMA transfer is complete, the controller
		 * may still be reading the CRC from the card, i.e.
		 * the data transfer is still in progress and we
		 * haven't seen all the potential error bits yet.
		 *
		 * The interrupt handler will schedule a different
		 * tasklet to finish things up when the data transfer
		 * is completely done.
		 *
		 * We may not complete the mmc request here anyway
		 * because the mmc layer may call back and cause us to
		 * violate the "don't submit new operations from the
		 * completion callback" rule of the dma engine
		 * framework.
		 */
812
		atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
813 814 815
	}
}

816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
/*
 * Returns a mask of interrupt flags to be enabled after the whole
 * request has been prepared.
 */
static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
{
	u32 iflags;

	data->error = -EINPROGRESS;

	host->sg = data->sg;
	host->data = data;
	host->data_chan = NULL;

	iflags = ATMCI_DATA_ERROR_FLAGS;

	/*
	 * Errata: MMC data write operation with less than 12
	 * bytes is impossible.
	 *
	 * Errata: MCI Transmit Data Register (TDR) FIFO
	 * corruption when length is not multiple of 4.
	 */
	if (data->blocks * data->blksz < 12
			|| (data->blocks * data->blksz) & 3)
		host->need_reset = true;

	host->pio_offset = 0;
	if (data->flags & MMC_DATA_READ)
		iflags |= ATMCI_RXRDY;
	else
		iflags |= ATMCI_TXRDY;

	return iflags;
}

/*
 * Set interrupt flags and set block length into the MCI mode register even
 * if this value is also accessible in the MCI block register. It seems to be
 * necessary before the High Speed MCI version. It also map sg and configure
 * PDC registers.
 */
static u32
atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
{
	u32 iflags, tmp;
	unsigned int sg_len;
	enum dma_data_direction dir;
864
	int i;
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879

	data->error = -EINPROGRESS;

	host->data = data;
	host->sg = data->sg;
	iflags = ATMCI_DATA_ERROR_FLAGS;

	/* Enable pdc mode */
	atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);

	if (data->flags & MMC_DATA_READ) {
		dir = DMA_FROM_DEVICE;
		iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
	} else {
		dir = DMA_TO_DEVICE;
880
		iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
881 882 883 884 885 886 887 888 889 890 891
	}

	/* Set BLKLEN */
	tmp = atmci_readl(host, ATMCI_MR);
	tmp &= 0x0000ffff;
	tmp |= ATMCI_BLKLEN(data->blksz);
	atmci_writel(host, ATMCI_MR, tmp);

	/* Configure PDC */
	host->data_size = data->blocks * data->blksz;
	sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
892 893

	if ((!host->caps.has_rwproof)
894
	    && (host->data->flags & MMC_DATA_WRITE)) {
895 896
		sg_copy_to_buffer(host->data->sg, host->data->sg_len,
		                  host->buffer, host->data_size);
897 898 899 900
		if (host->caps.has_bad_data_ordering)
			for (i = 0; i < host->data_size; i++)
				host->buffer[i] = swab32(host->buffer[i]);
	}
901

902 903 904 905 906 907 908 909
	if (host->data_size)
		atmci_pdc_set_both_buf(host,
			((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));

	return iflags;
}

static u32
910
atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
911 912 913 914 915 916
{
	struct dma_chan			*chan;
	struct dma_async_tx_descriptor	*desc;
	struct scatterlist		*sg;
	unsigned int			i;
	enum dma_data_direction		direction;
917
	enum dma_transfer_direction	slave_dirn;
918
	unsigned int			sglen;
919
	u32				maxburst;
920 921 922 923 924 925 926 927 928
	u32 iflags;

	data->error = -EINPROGRESS;

	WARN_ON(host->data);
	host->sg = NULL;
	host->data = data;

	iflags = ATMCI_DATA_ERROR_FLAGS;
929 930 931 932 933 934

	/*
	 * We don't do DMA on "complex" transfers, i.e. with
	 * non-word-aligned buffers or lengths. Also, we don't bother
	 * with all the DMA setup overhead for short transfers.
	 */
935 936
	if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
		return atmci_prepare_data(host, data);
937
	if (data->blksz & 3)
938
		return atmci_prepare_data(host, data);
939 940 941

	for_each_sg(data->sg, sg, data->sg_len, i) {
		if (sg->offset & 3 || sg->length & 3)
942
			return atmci_prepare_data(host, data);
943 944 945 946
	}

	/* If we don't have a channel, we can't do DMA */
	chan = host->dma.chan;
947
	if (chan)
948 949 950 951 952
		host->data_chan = chan;

	if (!chan)
		return -ENODEV;

953
	if (data->flags & MMC_DATA_READ) {
954
		direction = DMA_FROM_DEVICE;
955
		host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
956
		maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
957
	} else {
958
		direction = DMA_TO_DEVICE;
959
		host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
960
		maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
961
	}
962

963 964
	atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) | ATMCI_DMAEN);

965
	sglen = dma_map_sg(chan->device->dev, data->sg,
966
			data->sg_len, direction);
967

968
	dmaengine_slave_config(chan, &host->dma_conf);
969
	desc = dmaengine_prep_slave_sg(chan,
970
			data->sg, sglen, slave_dirn,
971 972
			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc)
973
		goto unmap_exit;
974 975 976 977 978

	host->dma.data_desc = desc;
	desc->callback = atmci_dma_complete;
	desc->callback_param = host;

979
	return iflags;
980
unmap_exit:
981
	dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
982
	return -ENOMEM;
983 984
}

985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
static void
atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
{
	return;
}

/*
 * Start PDC according to transfer direction.
 */
static void
atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
{
	if (data->flags & MMC_DATA_READ)
		atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
	else
		atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
}

static void
atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
1005 1006 1007 1008 1009
{
	struct dma_chan			*chan = host->data_chan;
	struct dma_async_tx_descriptor	*desc = host->dma.data_desc;

	if (chan) {
1010 1011
		dmaengine_submit(desc);
		dma_async_issue_pending(chan);
1012 1013 1014
	}
}

1015
static void atmci_stop_transfer(struct atmel_mci *host)
1016
{
1017 1018
	dev_dbg(&host->pdev->dev,
	        "(%s) set pending xfer complete\n", __func__);
1019
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1020
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1021 1022
}

1023
/*
1024
 * Stop data transfer because error(s) occured.
1025
 */
1026
static void atmci_stop_transfer_pdc(struct atmel_mci *host)
1027
{
1028
	atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
1029
}
1030

1031 1032 1033
static void atmci_stop_transfer_dma(struct atmel_mci *host)
{
	struct dma_chan *chan = host->data_chan;
1034

1035 1036 1037 1038 1039
	if (chan) {
		dmaengine_terminate_all(chan);
		atmci_dma_cleanup(host);
	} else {
		/* Data transfer was stopped by the interrupt handler */
1040 1041
		dev_dbg(&host->pdev->dev,
		        "(%s) set pending xfer complete\n", __func__);
1042 1043
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
		atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1044
	}
1045 1046
}

1047 1048 1049 1050
/*
 * Start a request: prepare data if needed, prepare the command and activate
 * interrupts.
 */
1051 1052
static void atmci_start_request(struct atmel_mci *host,
		struct atmel_mci_slot *slot)
1053
{
1054
	struct mmc_request	*mrq;
1055
	struct mmc_command	*cmd;
1056
	struct mmc_data		*data;
1057
	u32			iflags;
1058
	u32			cmdflags;
1059

1060 1061
	mrq = slot->mrq;
	host->cur_slot = slot;
1062
	host->mrq = mrq;
1063

1064 1065
	host->pending_events = 0;
	host->completed_events = 0;
1066
	host->cmd_status = 0;
1067
	host->data_status = 0;
1068

1069 1070
	dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);

1071
	if (host->need_reset || host->caps.need_reset_after_xfer) {
1072 1073
		iflags = atmci_readl(host, ATMCI_IMR);
		iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
1074 1075 1076
		atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
		atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
		atmci_writel(host, ATMCI_MR, host->mode_reg);
1077
		if (host->caps.has_cfg_reg)
1078
			atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1079
		atmci_writel(host, ATMCI_IER, iflags);
1080 1081
		host->need_reset = false;
	}
1082
	atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
1083

1084
	iflags = atmci_readl(host, ATMCI_IMR);
1085
	if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
1086
		dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
1087 1088 1089 1090
				iflags);

	if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
		/* Send init sequence (74 clock cycles) */
1091 1092
		atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
		while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
1093 1094
			cpu_relax();
	}
1095
	iflags = 0;
1096 1097
	data = mrq->data;
	if (data) {
1098
		atmci_set_timeout(host, slot, data);
1099 1100

		/* Must set block count/size before sending command */
1101
		atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
1102
				| ATMCI_BLKLEN(data->blksz));
1103
		dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
1104
			ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
1105

1106
		iflags |= host->prepare_data(host, data);
1107 1108
	}

1109
	iflags |= ATMCI_CMDRDY;
1110
	cmd = mrq->cmd;
1111
	cmdflags = atmci_prepare_command(slot->mmc, cmd);
1112
	atmci_send_command(host, cmd, cmdflags);
1113 1114

	if (data)
1115
		host->submit_data(host, data);
1116 1117

	if (mrq->stop) {
1118
		host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
1119
		host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
1120
		if (!(data->flags & MMC_DATA_WRITE))
1121
			host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
1122
		if (data->flags & MMC_DATA_STREAM)
1123
			host->stop_cmdr |= ATMCI_CMDR_STREAM;
1124
		else
1125
			host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
1126 1127 1128 1129 1130 1131 1132 1133
	}

	/*
	 * We could have enabled interrupts earlier, but I suspect
	 * that would open up a nice can of interesting race
	 * conditions (e.g. command and data complete, but stop not
	 * prepared yet.)
	 */
1134
	atmci_writel(host, ATMCI_IER, iflags);
1135 1136

	mod_timer(&host->timer, jiffies +  msecs_to_jiffies(2000));
1137
}
1138

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
static void atmci_queue_request(struct atmel_mci *host,
		struct atmel_mci_slot *slot, struct mmc_request *mrq)
{
	dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
			host->state);

	spin_lock_bh(&host->lock);
	slot->mrq = mrq;
	if (host->state == STATE_IDLE) {
		host->state = STATE_SENDING_CMD;
		atmci_start_request(host, slot);
	} else {
1151
		dev_dbg(&host->pdev->dev, "queue request\n");
1152 1153 1154 1155
		list_add_tail(&slot->queue_node, &host->queue);
	}
	spin_unlock_bh(&host->lock);
}
1156

1157 1158 1159 1160 1161 1162 1163
static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;
	struct mmc_data		*data;

	WARN_ON(slot->mrq);
1164
	dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187

	/*
	 * We may "know" the card is gone even though there's still an
	 * electrical connection. If so, we really need to communicate
	 * this to the MMC core since there won't be any more
	 * interrupts as the card is completely removed. Otherwise,
	 * the MMC core might believe the card is still there even
	 * though the card was just removed very slowly.
	 */
	if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
		mrq->cmd->error = -ENOMEDIUM;
		mmc_request_done(mmc, mrq);
		return;
	}

	/* We don't support multiple blocks of weird lengths. */
	data = mrq->data;
	if (data && data->blocks > 1 && data->blksz & 3) {
		mrq->cmd->error = -EINVAL;
		mmc_request_done(mmc, mrq);
	}

	atmci_queue_request(host, slot, mrq);
1188 1189 1190 1191
}

static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
1192 1193 1194
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;
	unsigned int		i;
1195

1196
	slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
1197 1198
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_1:
1199
		slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
1200 1201
		break;
	case MMC_BUS_WIDTH_4:
1202
		slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
1203 1204 1205
		break;
	}

1206
	if (ios->clock) {
1207
		unsigned int clock_min = ~0U;
1208 1209
		u32 clkdiv;

1210 1211
		spin_lock_bh(&host->lock);
		if (!host->mode_reg) {
1212
			clk_enable(host->mck);
1213 1214
			atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
			atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1215
			if (host->caps.has_cfg_reg)
1216
				atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1217
		}
1218

1219 1220 1221 1222 1223
		/*
		 * Use mirror of ios->clock to prevent race with mmc
		 * core ios update when finding the minimum.
		 */
		slot->clock = ios->clock;
1224
		for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1225 1226 1227 1228 1229 1230
			if (host->slot[i] && host->slot[i]->clock
					&& host->slot[i]->clock < clock_min)
				clock_min = host->slot[i]->clock;
		}

		/* Calculate clock divider */
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
		if (host->caps.has_odd_clk_div) {
			clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
			if (clkdiv > 511) {
				dev_warn(&mmc->class_dev,
				         "clock %u too slow; using %lu\n",
				         clock_min, host->bus_hz / (511 + 2));
				clkdiv = 511;
			}
			host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
			                 | ATMCI_MR_CLKODD(clkdiv & 1);
		} else {
			clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
			if (clkdiv > 255) {
				dev_warn(&mmc->class_dev,
				         "clock %u too slow; using %lu\n",
				         clock_min, host->bus_hz / (2 * 256));
				clkdiv = 255;
			}
			host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
1250 1251
		}

1252 1253 1254 1255 1256
		/*
		 * WRPROOF and RDPROOF prevent overruns/underruns by
		 * stopping the clock when the FIFO is full/empty.
		 * This state is not expected to last for long.
		 */
1257
		if (host->caps.has_rwproof)
1258
			host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
1259

1260
		if (host->caps.has_cfg_reg) {
1261 1262
			/* setup High Speed mode in relation with card capacity */
			if (ios->timing == MMC_TIMING_SD_HS)
1263
				host->cfg_reg |= ATMCI_CFG_HSMODE;
1264
			else
1265
				host->cfg_reg &= ~ATMCI_CFG_HSMODE;
1266 1267 1268
		}

		if (list_empty(&host->queue)) {
1269
			atmci_writel(host, ATMCI_MR, host->mode_reg);
1270
			if (host->caps.has_cfg_reg)
1271
				atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1272
		} else {
1273
			host->need_clock_update = true;
1274
		}
1275 1276

		spin_unlock_bh(&host->lock);
1277
	} else {
1278 1279 1280 1281
		bool any_slot_active = false;

		spin_lock_bh(&host->lock);
		slot->clock = 0;
1282
		for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1283 1284 1285 1286
			if (host->slot[i] && host->slot[i]->clock) {
				any_slot_active = true;
				break;
			}
1287
		}
1288
		if (!any_slot_active) {
1289
			atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
1290
			if (host->mode_reg) {
1291
				atmci_readl(host, ATMCI_MR);
1292 1293 1294 1295 1296
				clk_disable(host->mck);
			}
			host->mode_reg = 0;
		}
		spin_unlock_bh(&host->lock);
1297 1298 1299
	}

	switch (ios->power_mode) {
1300 1301 1302
	case MMC_POWER_UP:
		set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
		break;
1303 1304 1305 1306 1307
	default:
		/*
		 * TODO: None of the currently available AVR32-based
		 * boards allow MMC power to be turned off. Implement
		 * power control when this can be tested properly.
1308 1309 1310 1311 1312 1313 1314
		 *
		 * We also need to hook this into the clock management
		 * somehow so that newly inserted cards aren't
		 * subjected to a fast clock before we have a chance
		 * to figure out what the maximum rate is. Currently,
		 * there's no way to avoid this, and there never will
		 * be for boards that don't support power control.
1315 1316 1317 1318 1319 1320 1321
		 */
		break;
	}
}

static int atmci_get_ro(struct mmc_host *mmc)
{
1322 1323
	int			read_only = -ENOSYS;
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
1324

1325 1326
	if (gpio_is_valid(slot->wp_pin)) {
		read_only = gpio_get_value(slot->wp_pin);
1327 1328 1329 1330 1331 1332 1333
		dev_dbg(&mmc->class_dev, "card is %s\n",
				read_only ? "read-only" : "read-write");
	}

	return read_only;
}

1334 1335 1336 1337 1338 1339
static int atmci_get_cd(struct mmc_host *mmc)
{
	int			present = -ENOSYS;
	struct atmel_mci_slot	*slot = mmc_priv(mmc);

	if (gpio_is_valid(slot->detect_pin)) {
1340 1341
		present = !(gpio_get_value(slot->detect_pin) ^
			    slot->detect_is_active_high);
1342 1343 1344 1345 1346 1347 1348
		dev_dbg(&mmc->class_dev, "card is %spresent\n",
				present ? "" : "not ");
	}

	return present;
}

1349 1350 1351 1352 1353 1354
static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;

	if (enable)
1355
		atmci_writel(host, ATMCI_IER, slot->sdio_irq);
1356
	else
1357
		atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
1358 1359
}

1360
static const struct mmc_host_ops atmci_ops = {
1361 1362 1363
	.request	= atmci_request,
	.set_ios	= atmci_set_ios,
	.get_ro		= atmci_get_ro,
1364
	.get_cd		= atmci_get_cd,
1365
	.enable_sdio_irq = atmci_enable_sdio_irq,
1366 1367
};

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
/* Called with host->lock held */
static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
	__releases(&host->lock)
	__acquires(&host->lock)
{
	struct atmel_mci_slot	*slot = NULL;
	struct mmc_host		*prev_mmc = host->cur_slot->mmc;

	WARN_ON(host->cmd || host->data);

	/*
	 * Update the MMC clock rate if necessary. This may be
	 * necessary if set_ios() is called when a different slot is
L
Lucas De Marchi 已提交
1381
	 * busy transferring data.
1382
	 */
1383
	if (host->need_clock_update) {
1384
		atmci_writel(host, ATMCI_MR, host->mode_reg);
1385
		if (host->caps.has_cfg_reg)
1386
			atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1387
	}
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403

	host->cur_slot->mrq = NULL;
	host->mrq = NULL;
	if (!list_empty(&host->queue)) {
		slot = list_entry(host->queue.next,
				struct atmel_mci_slot, queue_node);
		list_del(&slot->queue_node);
		dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
				mmc_hostname(slot->mmc));
		host->state = STATE_SENDING_CMD;
		atmci_start_request(host, slot);
	} else {
		dev_vdbg(&host->pdev->dev, "list empty\n");
		host->state = STATE_IDLE;
	}

1404 1405
	del_timer(&host->timer);

1406 1407 1408 1409 1410
	spin_unlock(&host->lock);
	mmc_request_done(prev_mmc, mrq);
	spin_lock(&host->lock);
}

1411
static void atmci_command_complete(struct atmel_mci *host,
1412
			struct mmc_command *cmd)
1413
{
1414 1415
	u32		status = host->cmd_status;

1416
	/* Read the response from the card (up to 16 bytes) */
1417 1418 1419 1420
	cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
1421

1422
	if (status & ATMCI_RTOE)
1423
		cmd->error = -ETIMEDOUT;
1424
	else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
1425
		cmd->error = -EILSEQ;
1426
	else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
1427
		cmd->error = -EIO;
1428 1429 1430 1431 1432 1433
	else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
		if (host->caps.need_blksz_mul_4) {
			cmd->error = -EINVAL;
			host->need_reset = 1;
		}
	} else
1434 1435 1436 1437 1438
		cmd->error = 0;
}

static void atmci_detect_change(unsigned long data)
{
1439 1440 1441
	struct atmel_mci_slot	*slot = (struct atmel_mci_slot *)data;
	bool			present;
	bool			present_old;
1442 1443

	/*
1444 1445 1446 1447
	 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
	 * freeing the interrupt. We must not re-enable the interrupt
	 * if it has been freed, and if we're shutting down, it
	 * doesn't really matter whether the card is present or not.
1448 1449
	 */
	smp_rmb();
1450
	if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
1451 1452
		return;

1453
	enable_irq(gpio_to_irq(slot->detect_pin));
1454 1455
	present = !(gpio_get_value(slot->detect_pin) ^
		    slot->detect_is_active_high);
1456
	present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
1457

1458 1459
	dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
			present, present_old);
1460

1461 1462 1463 1464 1465
	if (present != present_old) {
		struct atmel_mci	*host = slot->host;
		struct mmc_request	*mrq;

		dev_dbg(&slot->mmc->class_dev, "card %s\n",
1466 1467
			present ? "inserted" : "removed");

1468 1469 1470 1471 1472 1473
		spin_lock(&host->lock);

		if (!present)
			clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
		else
			set_bit(ATMCI_CARD_PRESENT, &slot->flags);
1474 1475

		/* Clean up queue if present */
1476
		mrq = slot->mrq;
1477
		if (mrq) {
1478 1479 1480 1481 1482
			if (mrq == host->mrq) {
				/*
				 * Reset controller to terminate any ongoing
				 * commands or data transfers.
				 */
1483 1484 1485
				atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
				atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
				atmci_writel(host, ATMCI_MR, host->mode_reg);
1486
				if (host->caps.has_cfg_reg)
1487
					atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1488 1489 1490 1491 1492 1493

				host->data = NULL;
				host->cmd = NULL;

				switch (host->state) {
				case STATE_IDLE:
1494
					break;
1495 1496
				case STATE_SENDING_CMD:
					mrq->cmd->error = -ENOMEDIUM;
1497 1498 1499 1500
					if (mrq->data)
						host->stop_transfer(host);
					break;
				case STATE_DATA_XFER:
1501
					mrq->data->error = -ENOMEDIUM;
1502
					host->stop_transfer(host);
1503
					break;
1504 1505 1506
				case STATE_WAITING_NOTBUSY:
					mrq->data->error = -ENOMEDIUM;
					break;
1507 1508 1509
				case STATE_SENDING_STOP:
					mrq->stop->error = -ENOMEDIUM;
					break;
1510 1511
				case STATE_END_REQUEST:
					break;
1512
				}
1513

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
				atmci_request_end(host, mrq);
			} else {
				list_del(&slot->queue_node);
				mrq->cmd->error = -ENOMEDIUM;
				if (mrq->data)
					mrq->data->error = -ENOMEDIUM;
				if (mrq->stop)
					mrq->stop->error = -ENOMEDIUM;

				spin_unlock(&host->lock);
				mmc_request_done(slot->mmc, mrq);
				spin_lock(&host->lock);
			}
1527
		}
1528
		spin_unlock(&host->lock);
1529

1530
		mmc_detect_change(slot->mmc, 0);
1531 1532 1533 1534 1535
	}
}

static void atmci_tasklet_func(unsigned long priv)
{
1536
	struct atmel_mci	*host = (struct atmel_mci *)priv;
1537 1538
	struct mmc_request	*mrq = host->mrq;
	struct mmc_data		*data = host->data;
1539 1540 1541 1542
	enum atmel_mci_state	state = host->state;
	enum atmel_mci_state	prev_state;
	u32			status;

1543 1544
	spin_lock(&host->lock);

1545
	state = host->state;
1546

1547
	dev_vdbg(&host->pdev->dev,
1548 1549
		"tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
		state, host->pending_events, host->completed_events,
1550
		atmci_readl(host, ATMCI_IMR));
1551

1552 1553
	do {
		prev_state = state;
1554
		dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
1555

1556
		switch (state) {
1557 1558 1559
		case STATE_IDLE:
			break;

1560
		case STATE_SENDING_CMD:
1561 1562 1563 1564 1565 1566
			/*
			 * Command has been sent, we are waiting for command
			 * ready. Then we have three next states possible:
			 * END_REQUEST by default, WAITING_NOTBUSY if it's a
			 * command needing it or DATA_XFER if there is data.
			 */
1567
			dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
1568
			if (!atmci_test_and_clear_pending(host,
1569
						EVENT_CMD_RDY))
1570
				break;
1571

1572
			dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
1573
			host->cmd = NULL;
1574
			atmci_set_completed(host, EVENT_CMD_RDY);
1575
			atmci_command_complete(host, mrq->cmd);
1576
			if (mrq->data) {
1577 1578
				dev_dbg(&host->pdev->dev,
				        "command with data transfer");
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
				/*
				 * If there is a command error don't start
				 * data transfer.
				 */
				if (mrq->cmd->error) {
					host->stop_transfer(host);
					host->data = NULL;
					atmci_writel(host, ATMCI_IDR,
					             ATMCI_TXRDY | ATMCI_RXRDY
					             | ATMCI_DATA_ERROR_FLAGS);
					state = STATE_END_REQUEST;
				} else
					state = STATE_DATA_XFER;
			} else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
1593 1594
				dev_dbg(&host->pdev->dev,
				        "command response need waiting notbusy");
1595 1596 1597 1598
				atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
				state = STATE_WAITING_NOTBUSY;
			} else
				state = STATE_END_REQUEST;
1599

1600
			break;
1601

1602
		case STATE_DATA_XFER:
1603 1604
			if (atmci_test_and_clear_pending(host,
						EVENT_DATA_ERROR)) {
1605
				dev_dbg(&host->pdev->dev, "set completed data error\n");
1606 1607
				atmci_set_completed(host, EVENT_DATA_ERROR);
				state = STATE_END_REQUEST;
1608 1609
				break;
			}
1610

1611 1612 1613 1614 1615 1616 1617
			/*
			 * A data transfer is in progress. The event expected
			 * to move to the next state depends of data transfer
			 * type (PDC or DMA). Once transfer done we can move
			 * to the next step which is WAITING_NOTBUSY in write
			 * case and directly SENDING_STOP in read case.
			 */
1618
			dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
1619 1620 1621
			if (!atmci_test_and_clear_pending(host,
						EVENT_XFER_COMPLETE))
				break;
1622

1623 1624 1625
			dev_dbg(&host->pdev->dev,
			        "(%s) set completed xfer complete\n",
				__func__);
1626
			atmci_set_completed(host, EVENT_XFER_COMPLETE);
1627

1628 1629 1630 1631 1632 1633 1634
			if (host->data->flags & MMC_DATA_WRITE) {
				atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
				state = STATE_WAITING_NOTBUSY;
			} else if (host->mrq->stop) {
				atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
				atmci_send_stop_cmd(host, data);
				state = STATE_SENDING_STOP;
1635
			} else {
1636
				host->data = NULL;
1637 1638
				data->bytes_xfered = data->blocks * data->blksz;
				data->error = 0;
1639
				state = STATE_END_REQUEST;
1640
			}
1641
			break;
1642

1643 1644 1645 1646 1647 1648 1649
		case STATE_WAITING_NOTBUSY:
			/*
			 * We can be in the state for two reasons: a command
			 * requiring waiting not busy signal (stop command
			 * included) or a write operation. In the latest case,
			 * we need to send a stop command.
			 */
1650
			dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
1651 1652 1653
			if (!atmci_test_and_clear_pending(host,
						EVENT_NOTBUSY))
				break;
1654

1655
			dev_dbg(&host->pdev->dev, "set completed not busy\n");
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
			atmci_set_completed(host, EVENT_NOTBUSY);

			if (host->data) {
				/*
				 * For some commands such as CMD53, even if
				 * there is data transfer, there is no stop
				 * command to send.
				 */
				if (host->mrq->stop) {
					atmci_writel(host, ATMCI_IER,
					             ATMCI_CMDRDY);
					atmci_send_stop_cmd(host, data);
					state = STATE_SENDING_STOP;
				} else {
					host->data = NULL;
					data->bytes_xfered = data->blocks
					                     * data->blksz;
					data->error = 0;
					state = STATE_END_REQUEST;
				}
			} else
				state = STATE_END_REQUEST;
			break;
1679 1680

		case STATE_SENDING_STOP:
1681 1682 1683 1684 1685 1686
			/*
			 * In this state, it is important to set host->data to
			 * NULL (which is tested in the waiting notbusy state)
			 * in order to go to the end request state instead of
			 * sending stop again.
			 */
1687
			dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
1688
			if (!atmci_test_and_clear_pending(host,
1689
						EVENT_CMD_RDY))
1690 1691
				break;

1692
			dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
1693
			host->cmd = NULL;
1694 1695
			data->bytes_xfered = data->blocks * data->blksz;
			data->error = 0;
1696
			atmci_command_complete(host, mrq->stop);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
			if (mrq->stop->error) {
				host->stop_transfer(host);
				atmci_writel(host, ATMCI_IDR,
				             ATMCI_TXRDY | ATMCI_RXRDY
				             | ATMCI_DATA_ERROR_FLAGS);
				state = STATE_END_REQUEST;
			} else {
				atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
				state = STATE_WAITING_NOTBUSY;
			}
1707
			host->data = NULL;
1708
			break;
1709

1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
		case STATE_END_REQUEST:
			atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
			                   | ATMCI_DATA_ERROR_FLAGS);
			status = host->data_status;
			if (unlikely(status)) {
				host->stop_transfer(host);
				host->data = NULL;
				if (status & ATMCI_DTOE) {
					data->error = -ETIMEDOUT;
				} else if (status & ATMCI_DCRCE) {
					data->error = -EILSEQ;
				} else {
					data->error = -EIO;
				}
			}
1725

1726 1727
			atmci_request_end(host, host->mrq);
			state = STATE_IDLE;
1728 1729 1730 1731 1732
			break;
		}
	} while (state != prev_state);

	host->state = state;
1733 1734

	spin_unlock(&host->lock);
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
}

static void atmci_read_data_pio(struct atmel_mci *host)
{
	struct scatterlist	*sg = host->sg;
	void			*buf = sg_virt(sg);
	unsigned int		offset = host->pio_offset;
	struct mmc_data		*data = host->data;
	u32			value;
	u32			status;
	unsigned int		nbytes = 0;

	do {
1748
		value = atmci_readl(host, ATMCI_RDR);
1749 1750 1751 1752 1753 1754 1755
		if (likely(offset + 4 <= sg->length)) {
			put_unaligned(value, (u32 *)(buf + offset));

			offset += 4;
			nbytes += 4;

			if (offset == sg->length) {
1756
				flush_dcache_page(sg_page(sg));
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
				host->sg = sg = sg_next(sg);
				if (!sg)
					goto done;

				offset = 0;
				buf = sg_virt(sg);
			}
		} else {
			unsigned int remaining = sg->length - offset;
			memcpy(buf + offset, &value, remaining);
			nbytes += remaining;

			flush_dcache_page(sg_page(sg));
			host->sg = sg = sg_next(sg);
			if (!sg)
				goto done;

			offset = 4 - remaining;
			buf = sg_virt(sg);
			memcpy(buf, (u8 *)&value + remaining, offset);
			nbytes += offset;
		}

1780
		status = atmci_readl(host, ATMCI_SR);
1781
		if (status & ATMCI_DATA_ERROR_FLAGS) {
1782
			atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
1783 1784
						| ATMCI_DATA_ERROR_FLAGS));
			host->data_status = status;
1785 1786
			data->bytes_xfered += nbytes;
			return;
1787
		}
1788
	} while (status & ATMCI_RXRDY);
1789 1790 1791 1792 1793 1794 1795

	host->pio_offset = offset;
	data->bytes_xfered += nbytes;

	return;

done:
1796 1797
	atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1798
	data->bytes_xfered += nbytes;
1799
	smp_wmb();
1800
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
}

static void atmci_write_data_pio(struct atmel_mci *host)
{
	struct scatterlist	*sg = host->sg;
	void			*buf = sg_virt(sg);
	unsigned int		offset = host->pio_offset;
	struct mmc_data		*data = host->data;
	u32			value;
	u32			status;
	unsigned int		nbytes = 0;

	do {
		if (likely(offset + 4 <= sg->length)) {
			value = get_unaligned((u32 *)(buf + offset));
1816
			atmci_writel(host, ATMCI_TDR, value);
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836

			offset += 4;
			nbytes += 4;
			if (offset == sg->length) {
				host->sg = sg = sg_next(sg);
				if (!sg)
					goto done;

				offset = 0;
				buf = sg_virt(sg);
			}
		} else {
			unsigned int remaining = sg->length - offset;

			value = 0;
			memcpy(&value, buf + offset, remaining);
			nbytes += remaining;

			host->sg = sg = sg_next(sg);
			if (!sg) {
1837
				atmci_writel(host, ATMCI_TDR, value);
1838 1839 1840 1841 1842 1843
				goto done;
			}

			offset = 4 - remaining;
			buf = sg_virt(sg);
			memcpy((u8 *)&value + remaining, buf, offset);
1844
			atmci_writel(host, ATMCI_TDR, value);
1845 1846 1847
			nbytes += offset;
		}

1848
		status = atmci_readl(host, ATMCI_SR);
1849
		if (status & ATMCI_DATA_ERROR_FLAGS) {
1850
			atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
1851 1852
						| ATMCI_DATA_ERROR_FLAGS));
			host->data_status = status;
1853 1854
			data->bytes_xfered += nbytes;
			return;
1855
		}
1856
	} while (status & ATMCI_TXRDY);
1857 1858 1859 1860 1861 1862 1863

	host->pio_offset = offset;
	data->bytes_xfered += nbytes;

	return;

done:
1864 1865
	atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1866
	data->bytes_xfered += nbytes;
1867
	smp_wmb();
1868
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1869 1870
}

1871 1872 1873 1874
static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
{
	int	i;

1875
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1876 1877 1878 1879 1880 1881 1882 1883
		struct atmel_mci_slot *slot = host->slot[i];
		if (slot && (status & slot->sdio_irq)) {
			mmc_signal_sdio_irq(slot->mmc);
		}
	}
}


1884 1885
static irqreturn_t atmci_interrupt(int irq, void *dev_id)
{
1886
	struct atmel_mci	*host = dev_id;
1887 1888 1889 1890
	u32			status, mask, pending;
	unsigned int		pass_count = 0;

	do {
1891 1892
		status = atmci_readl(host, ATMCI_SR);
		mask = atmci_readl(host, ATMCI_IMR);
1893 1894 1895 1896 1897
		pending = status & mask;
		if (!pending)
			break;

		if (pending & ATMCI_DATA_ERROR_FLAGS) {
1898
			dev_dbg(&host->pdev->dev, "IRQ: data error\n");
1899
			atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
1900 1901 1902
					| ATMCI_RXRDY | ATMCI_TXRDY
					| ATMCI_ENDRX | ATMCI_ENDTX
					| ATMCI_RXBUFF | ATMCI_TXBUFE);
1903

1904
			host->data_status = status;
1905
			dev_dbg(&host->pdev->dev, "set pending data error\n");
1906
			smp_wmb();
1907 1908 1909
			atmci_set_pending(host, EVENT_DATA_ERROR);
			tasklet_schedule(&host->tasklet);
		}
1910 1911

		if (pending & ATMCI_TXBUFE) {
1912
			dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
1913
			atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
1914
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
1915 1916 1917 1918 1919 1920 1921
			/*
			 * We can receive this interruption before having configured
			 * the second pdc buffer, so we need to reconfigure first and
			 * second buffers again
			 */
			if (host->data_size) {
				atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
1922
				atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
1923 1924 1925 1926
				atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
			} else {
				atmci_pdc_complete(host);
			}
1927
		} else if (pending & ATMCI_ENDTX) {
1928
			dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
1929
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
1930 1931 1932

			if (host->data_size) {
				atmci_pdc_set_single_buf(host,
1933 1934
						XFER_TRANSMIT, PDC_SECOND_BUF);
				atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
1935 1936 1937 1938
			}
		}

		if (pending & ATMCI_RXBUFF) {
1939
			dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
1940
			atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
1941
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
1942 1943 1944 1945 1946 1947 1948
			/*
			 * We can receive this interruption before having configured
			 * the second pdc buffer, so we need to reconfigure first and
			 * second buffers again
			 */
			if (host->data_size) {
				atmci_pdc_set_both_buf(host, XFER_RECEIVE);
1949
				atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
1950 1951 1952 1953
				atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
			} else {
				atmci_pdc_complete(host);
			}
1954
		} else if (pending & ATMCI_ENDRX) {
1955
			dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
1956 1957 1958 1959 1960 1961 1962
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);

			if (host->data_size) {
				atmci_pdc_set_single_buf(host,
						XFER_RECEIVE, PDC_SECOND_BUF);
				atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
			}
1963 1964
		}

1965 1966 1967 1968 1969 1970 1971
		/*
		 * First mci IPs, so mainly the ones having pdc, have some
		 * issues with the notbusy signal. You can't get it after
		 * data transmission if you have not sent a stop command.
		 * The appropriate workaround is to use the BLKE signal.
		 */
		if (pending & ATMCI_BLKE) {
1972
			dev_dbg(&host->pdev->dev, "IRQ: blke\n");
1973 1974
			atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
			smp_wmb();
1975
			dev_dbg(&host->pdev->dev, "set pending notbusy\n");
1976 1977 1978
			atmci_set_pending(host, EVENT_NOTBUSY);
			tasklet_schedule(&host->tasklet);
		}
1979

1980
		if (pending & ATMCI_NOTBUSY) {
1981
			dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
1982
			atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
1983
			smp_wmb();
1984
			dev_dbg(&host->pdev->dev, "set pending notbusy\n");
1985
			atmci_set_pending(host, EVENT_NOTBUSY);
1986 1987
			tasklet_schedule(&host->tasklet);
		}
1988

1989
		if (pending & ATMCI_RXRDY)
1990
			atmci_read_data_pio(host);
1991
		if (pending & ATMCI_TXRDY)
1992 1993
			atmci_write_data_pio(host);

1994
		if (pending & ATMCI_CMDRDY) {
1995
			dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
1996 1997 1998
			atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
			host->cmd_status = status;
			smp_wmb();
1999
			dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
2000 2001 2002
			atmci_set_pending(host, EVENT_CMD_RDY);
			tasklet_schedule(&host->tasklet);
		}
2003

2004
		if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
2005 2006
			atmci_sdio_interrupt(host, status);

2007 2008 2009 2010 2011 2012 2013
	} while (pass_count++ < 5);

	return pass_count ? IRQ_HANDLED : IRQ_NONE;
}

static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
{
2014
	struct atmel_mci_slot	*slot = dev_id;
2015 2016 2017 2018 2019 2020 2021

	/*
	 * Disable interrupts until the pin has stabilized and check
	 * the state then. Use mod_timer() since we may be in the
	 * middle of the timer routine when this interrupt triggers.
	 */
	disable_irq_nosync(irq);
2022
	mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
2023 2024 2025 2026

	return IRQ_HANDLED;
}

2027 2028
static int __init atmci_init_slot(struct atmel_mci *host,
		struct mci_slot_pdata *slot_data, unsigned int id,
2029
		u32 sdc_reg, u32 sdio_irq)
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
{
	struct mmc_host			*mmc;
	struct atmel_mci_slot		*slot;

	mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
	if (!mmc)
		return -ENOMEM;

	slot = mmc_priv(mmc);
	slot->mmc = mmc;
	slot->host = host;
	slot->detect_pin = slot_data->detect_pin;
	slot->wp_pin = slot_data->wp_pin;
2043
	slot->detect_is_active_high = slot_data->detect_is_active_high;
2044
	slot->sdc_reg = sdc_reg;
2045
	slot->sdio_irq = sdio_irq;
2046 2047 2048 2049 2050

	mmc->ops = &atmci_ops;
	mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
	mmc->f_max = host->bus_hz / 2;
	mmc->ocr_avail	= MMC_VDD_32_33 | MMC_VDD_33_34;
2051 2052
	if (sdio_irq)
		mmc->caps |= MMC_CAP_SDIO_IRQ;
2053
	if (host->caps.has_highspeed)
2054
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;
2055 2056 2057 2058 2059 2060
	/*
	 * Without the read/write proof capability, it is strongly suggested to
	 * use only one bit for data to prevent fifo underruns and overruns
	 * which will corrupt data.
	 */
	if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
2061 2062
		mmc->caps |= MMC_CAP_4_BIT_DATA;

2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
	if (atmci_get_version(host) < 0x200) {
		mmc->max_segs = 256;
		mmc->max_blk_size = 4095;
		mmc->max_blk_count = 256;
		mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
		mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
	} else {
		mmc->max_segs = 64;
		mmc->max_req_size = 32768 * 512;
		mmc->max_blk_size = 32768;
		mmc->max_blk_count = 512;
	}
2075 2076 2077 2078 2079 2080 2081

	/* Assume card is present initially */
	set_bit(ATMCI_CARD_PRESENT, &slot->flags);
	if (gpio_is_valid(slot->detect_pin)) {
		if (gpio_request(slot->detect_pin, "mmc_detect")) {
			dev_dbg(&mmc->class_dev, "no detect pin available\n");
			slot->detect_pin = -EBUSY;
2082 2083
		} else if (gpio_get_value(slot->detect_pin) ^
				slot->detect_is_active_high) {
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
			clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
		}
	}

	if (!gpio_is_valid(slot->detect_pin))
		mmc->caps |= MMC_CAP_NEEDS_POLL;

	if (gpio_is_valid(slot->wp_pin)) {
		if (gpio_request(slot->wp_pin, "mmc_wp")) {
			dev_dbg(&mmc->class_dev, "no WP pin available\n");
			slot->wp_pin = -EBUSY;
		}
	}

	host->slot[id] = slot;
	mmc_add_host(mmc);

	if (gpio_is_valid(slot->detect_pin)) {
		int ret;

		setup_timer(&slot->detect_timer, atmci_detect_change,
				(unsigned long)slot);

		ret = request_irq(gpio_to_irq(slot->detect_pin),
				atmci_detect_interrupt,
				IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
				"mmc-detect", slot);
		if (ret) {
			dev_dbg(&mmc->class_dev,
				"could not request IRQ %d for detect pin\n",
				gpio_to_irq(slot->detect_pin));
			gpio_free(slot->detect_pin);
			slot->detect_pin = -EBUSY;
		}
	}

	atmci_init_debugfs(slot);

	return 0;
}

static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
		unsigned int id)
{
	/* Debugfs stuff is cleaned up by mmc core */

	set_bit(ATMCI_SHUTDOWN, &slot->flags);
	smp_wmb();

	mmc_remove_host(slot->mmc);

	if (gpio_is_valid(slot->detect_pin)) {
		int pin = slot->detect_pin;

		free_irq(gpio_to_irq(pin), slot);
		del_timer_sync(&slot->detect_timer);
		gpio_free(pin);
	}
	if (gpio_is_valid(slot->wp_pin))
		gpio_free(slot->wp_pin);

	slot->host->slot[id] = NULL;
	mmc_free_host(slot->mmc);
}

2149
static bool atmci_filter(struct dma_chan *chan, void *slave)
2150
{
2151
	struct mci_dma_data	*sl = slave;
2152

2153 2154
	if (sl && find_slave_dev(sl) == chan->device->dev) {
		chan->private = slave_data_ptr(sl);
2155
		return true;
2156
	} else {
2157
		return false;
2158
	}
2159
}
2160

2161
static bool atmci_configure_dma(struct atmel_mci *host)
2162 2163 2164 2165
{
	struct mci_platform_data	*pdata;

	if (host == NULL)
2166
		return false;
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176

	pdata = host->pdev->dev.platform_data;

	if (pdata && find_slave_dev(pdata->dma_slave)) {
		dma_cap_mask_t mask;

		/* Try to grab a DMA channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);
		host->dma.chan =
2177
			dma_request_channel(mask, atmci_filter, pdata->dma_slave);
2178
	}
2179 2180 2181 2182
	if (!host->dma.chan) {
		dev_warn(&host->pdev->dev, "no DMA channel available\n");
		return false;
	} else {
2183
		dev_info(&host->pdev->dev,
L
Ludovic Desroches 已提交
2184
					"using %s for DMA transfers\n",
2185
					dma_chan_name(host->dma.chan));
2186 2187 2188 2189 2190 2191 2192 2193

		host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
		host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
		host->dma_conf.src_maxburst = 1;
		host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
		host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
		host->dma_conf.dst_maxburst = 1;
		host->dma_conf.device_fc = false;
2194 2195
		return true;
	}
2196
}
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211

/*
 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
 * HSMCI provides DMA support and a new config register but no more supports
 * PDC.
 */
static void __init atmci_get_cap(struct atmel_mci *host)
{
	unsigned int version;

	version = atmci_get_version(host);
	dev_info(&host->pdev->dev,
			"version: 0x%x\n", version);

	host->caps.has_dma = 0;
2212
	host->caps.has_pdc = 1;
2213 2214 2215 2216
	host->caps.has_cfg_reg = 0;
	host->caps.has_cstor_reg = 0;
	host->caps.has_highspeed = 0;
	host->caps.has_rwproof = 0;
2217
	host->caps.has_odd_clk_div = 0;
2218 2219 2220
	host->caps.has_bad_data_ordering = 1;
	host->caps.need_reset_after_xfer = 1;
	host->caps.need_blksz_mul_4 = 1;
2221 2222 2223 2224

	/* keep only major version number */
	switch (version & 0xf00) {
	case 0x500:
2225 2226 2227
		host->caps.has_odd_clk_div = 1;
	case 0x400:
	case 0x300:
2228 2229
#ifdef CONFIG_AT_HDMAC
		host->caps.has_dma = 1;
2230
#else
2231 2232
		dev_info(&host->pdev->dev,
			"has dma capability but dma engine is not selected, then use pio\n");
2233
#endif
2234
		host->caps.has_pdc = 0;
2235 2236 2237
		host->caps.has_cfg_reg = 1;
		host->caps.has_cstor_reg = 1;
		host->caps.has_highspeed = 1;
2238
	case 0x200:
2239
		host->caps.has_rwproof = 1;
2240
		host->caps.need_blksz_mul_4 = 0;
2241
	case 0x100:
2242 2243 2244
		host->caps.has_bad_data_ordering = 0;
		host->caps.need_reset_after_xfer = 0;
	case 0x0:
2245 2246
		break;
	default:
2247
		host->caps.has_pdc = 0;
2248 2249 2250 2251 2252
		dev_warn(&host->pdev->dev,
				"Unmanaged mci version, set minimum capabilities\n");
		break;
	}
}
2253

2254 2255 2256
static int __init atmci_probe(struct platform_device *pdev)
{
	struct mci_platform_data	*pdata;
2257 2258 2259 2260 2261
	struct atmel_mci		*host;
	struct resource			*regs;
	unsigned int			nr_slots;
	int				irq;
	int				ret;
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272

	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!regs)
		return -ENXIO;
	pdata = pdev->dev.platform_data;
	if (!pdata)
		return -ENXIO;
	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

2273 2274
	host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
	if (!host)
2275 2276 2277
		return -ENOMEM;

	host->pdev = pdev;
2278 2279
	spin_lock_init(&host->lock);
	INIT_LIST_HEAD(&host->queue);
2280 2281 2282 2283 2284 2285 2286 2287

	host->mck = clk_get(&pdev->dev, "mci_clk");
	if (IS_ERR(host->mck)) {
		ret = PTR_ERR(host->mck);
		goto err_clk_get;
	}

	ret = -ENOMEM;
2288
	host->regs = ioremap(regs->start, resource_size(regs));
2289 2290 2291 2292
	if (!host->regs)
		goto err_ioremap;

	clk_enable(host->mck);
2293
	atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
2294 2295 2296 2297 2298
	host->bus_hz = clk_get_rate(host->mck);
	clk_disable(host->mck);

	host->mapbase = regs->start;

2299
	tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
2300

2301
	ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
2302 2303 2304
	if (ret)
		goto err_request_irq;

2305 2306
	/* Get MCI capabilities and set operations according to it */
	atmci_get_cap(host);
2307
	if (host->caps.has_dma && atmci_configure_dma(host)) {
2308 2309 2310 2311 2312 2313 2314 2315 2316
		host->prepare_data = &atmci_prepare_data_dma;
		host->submit_data = &atmci_submit_data_dma;
		host->stop_transfer = &atmci_stop_transfer_dma;
	} else if (host->caps.has_pdc) {
		dev_info(&pdev->dev, "using PDC\n");
		host->prepare_data = &atmci_prepare_data_pdc;
		host->submit_data = &atmci_submit_data_pdc;
		host->stop_transfer = &atmci_stop_transfer_pdc;
	} else {
2317
		dev_info(&pdev->dev, "using PIO\n");
2318 2319 2320 2321 2322
		host->prepare_data = &atmci_prepare_data;
		host->submit_data = &atmci_submit_data;
		host->stop_transfer = &atmci_stop_transfer;
	}

2323 2324
	platform_set_drvdata(pdev, host);

2325 2326
	setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);

2327 2328 2329 2330 2331
	/* We need at least one slot to succeed */
	nr_slots = 0;
	ret = -ENODEV;
	if (pdata->slot[0].bus_width) {
		ret = atmci_init_slot(host, &pdata->slot[0],
2332
				0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
2333
		if (!ret) {
2334
			nr_slots++;
2335 2336
			host->buf_size = host->slot[0]->mmc->max_req_size;
		}
2337 2338 2339
	}
	if (pdata->slot[1].bus_width) {
		ret = atmci_init_slot(host, &pdata->slot[1],
2340
				1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
2341
		if (!ret) {
2342
			nr_slots++;
2343 2344 2345 2346
			if (host->slot[1]->mmc->max_req_size > host->buf_size)
				host->buf_size =
					host->slot[1]->mmc->max_req_size;
		}
2347 2348
	}

2349 2350
	if (!nr_slots) {
		dev_err(&pdev->dev, "init failed: no slot defined\n");
2351
		goto err_init_slot;
2352
	}
2353

2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
	if (!host->caps.has_rwproof) {
		host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
		                                  &host->buf_phys_addr,
						  GFP_KERNEL);
		if (!host->buffer) {
			ret = -ENOMEM;
			dev_err(&pdev->dev, "buffer allocation failed\n");
			goto err_init_slot;
		}
	}

2365 2366 2367
	dev_info(&pdev->dev,
			"Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
			host->mapbase, irq, nr_slots);
H
Haavard Skinnemoen 已提交
2368

2369 2370
	return 0;

2371
err_init_slot:
2372 2373
	if (host->dma.chan)
		dma_release_channel(host->dma.chan);
2374
	free_irq(irq, host);
2375 2376 2377 2378 2379
err_request_irq:
	iounmap(host->regs);
err_ioremap:
	clk_put(host->mck);
err_clk_get:
2380
	kfree(host);
2381 2382 2383 2384 2385
	return ret;
}

static int __exit atmci_remove(struct platform_device *pdev)
{
2386 2387
	struct atmel_mci	*host = platform_get_drvdata(pdev);
	unsigned int		i;
2388 2389 2390

	platform_set_drvdata(pdev, NULL);

2391 2392 2393 2394
	if (host->buffer)
		dma_free_coherent(&pdev->dev, host->buf_size,
		                  host->buffer, host->buf_phys_addr);

2395
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2396 2397 2398
		if (host->slot[i])
			atmci_cleanup_slot(host->slot[i], i);
	}
2399

2400
	clk_enable(host->mck);
2401 2402 2403
	atmci_writel(host, ATMCI_IDR, ~0UL);
	atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
	atmci_readl(host, ATMCI_SR);
2404
	clk_disable(host->mck);
2405

2406
#ifdef CONFIG_MMC_ATMELMCI_DMA
2407 2408
	if (host->dma.chan)
		dma_release_channel(host->dma.chan);
2409 2410
#endif

2411 2412
	free_irq(platform_get_irq(pdev, 0), host);
	iounmap(host->regs);
2413

2414 2415
	clk_put(host->mck);
	kfree(host);
2416 2417 2418 2419

	return 0;
}

2420 2421 2422 2423 2424 2425
#ifdef CONFIG_PM
static int atmci_suspend(struct device *dev)
{
	struct atmel_mci *host = dev_get_drvdata(dev);
	int i;

2426
	 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
		struct atmel_mci_slot *slot = host->slot[i];
		int ret;

		if (!slot)
			continue;
		ret = mmc_suspend_host(slot->mmc);
		if (ret < 0) {
			while (--i >= 0) {
				slot = host->slot[i];
				if (slot
				&& test_bit(ATMCI_SUSPENDED, &slot->flags)) {
					mmc_resume_host(host->slot[i]->mmc);
					clear_bit(ATMCI_SUSPENDED, &slot->flags);
				}
			}
			return ret;
		} else {
			set_bit(ATMCI_SUSPENDED, &slot->flags);
		}
	}

	return 0;
}

static int atmci_resume(struct device *dev)
{
	struct atmel_mci *host = dev_get_drvdata(dev);
	int i;
	int ret = 0;

2457
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
		struct atmel_mci_slot *slot = host->slot[i];
		int err;

		slot = host->slot[i];
		if (!slot)
			continue;
		if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
			continue;
		err = mmc_resume_host(slot->mmc);
		if (err < 0)
			ret = err;
		else
			clear_bit(ATMCI_SUSPENDED, &slot->flags);
	}

	return ret;
}
static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
#define ATMCI_PM_OPS	(&atmci_pm)
#else
#define ATMCI_PM_OPS	NULL
#endif

2481 2482 2483 2484
static struct platform_driver atmci_driver = {
	.remove		= __exit_p(atmci_remove),
	.driver		= {
		.name		= "atmel_mci",
2485
		.pm		= ATMCI_PM_OPS,
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
	},
};

static int __init atmci_init(void)
{
	return platform_driver_probe(&atmci_driver, atmci_probe);
}

static void __exit atmci_exit(void)
{
	platform_driver_unregister(&atmci_driver);
}

2499
late_initcall(atmci_init); /* try to load after dma driver when built-in */
2500 2501 2502
module_exit(atmci_exit);

MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
J
Jean Delvare 已提交
2503
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
2504
MODULE_LICENSE("GPL v2");