cpu-probe.c 29.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22 23 24
#include <asm/cpu.h>
#include <asm/fpu.h>
#include <asm/mipsregs.h>
25
#include <asm/watch.h>
26
#include <asm/elf.h>
27
#include <asm/spram.h>
28 29
#include <asm/uaccess.h>

L
Linus Torvalds 已提交
30 31 32 33 34 35 36
/*
 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
 * the implementation of the "wait" feature differs between CPU families. This
 * points to the function that implements CPU specific wait.
 * The wait instruction stops the pipeline and reduces the power consumption of
 * the CPU very much.
 */
37
void (*cpu_wait)(void);
38
EXPORT_SYMBOL(cpu_wait);
L
Linus Torvalds 已提交
39 40 41 42 43 44 45 46 47

static void r3081_wait(void)
{
	unsigned long cfg = read_c0_conf();
	write_c0_conf(cfg | R30XX_CONF_HALT);
}

static void r39xx_wait(void)
{
48 49 50 51
	local_irq_disable();
	if (!need_resched())
		write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
	local_irq_enable();
L
Linus Torvalds 已提交
52 53
}

54
extern void r4k_wait(void);
55 56 57 58 59 60 61 62

/*
 * This variant is preferable as it allows testing need_resched and going to
 * sleep depending on the outcome atomically.  Unfortunately the "It is
 * implementation-dependent whether the pipeline restarts when a non-enabled
 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
 * using this version a gamble.
 */
63
void r4k_wait_irqoff(void)
64 65 66
{
	local_irq_disable();
	if (!need_resched())
67 68
		__asm__("	.set	push		\n"
			"	.set	mips3		\n"
69
			"	wait			\n"
70
			"	.set	pop		\n");
71
	local_irq_enable();
R
Ralf Baechle 已提交
72
	__asm__("	.globl __pastwait	\n"
73
		"__pastwait:			\n");
L
Linus Torvalds 已提交
74 75
}

76
/*
R
Ralf Baechle 已提交
77
 * The RM7000 variant has to handle erratum 38.	 The workaround is to not
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
 * have any pending stores when the WAIT instruction is executed.
 */
static void rm7k_wait_irqoff(void)
{
	local_irq_disable();
	if (!need_resched())
		__asm__(
		"	.set	push					\n"
		"	.set	mips3					\n"
		"	.set	noat					\n"
		"	mfc0	$1, $12					\n"
		"	sync						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	wait						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	.set	pop					\n");
	local_irq_enable();
}

97 98 99 100 101
/*
 * The Au1xxx wait is available only if using 32khz counter or
 * external timer source, but specifically not CP0 Counter.
 * alchemy/common/time.c may override cpu_wait!
 */
102
static void au1k_wait(void)
L
Linus Torvalds 已提交
103
{
104 105 106 107 108 109 110 111 112 113 114
	__asm__("	.set	mips3			\n"
		"	cache	0x14, 0(%0)		\n"
		"	cache	0x14, 32(%0)		\n"
		"	sync				\n"
		"	nop				\n"
		"	wait				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	.set	mips0			\n"
R
Ralf Baechle 已提交
115
		: : "r" (au1k_wait));
L
Linus Torvalds 已提交
116 117
}

118
static int __initdata nowait;
119

120
static int __init wait_disable(char *s)
121 122 123 124 125 126 127 128
{
	nowait = 1;

	return 1;
}

__setup("nowait", wait_disable);

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
static int __cpuinitdata mips_fpu_disabled;

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

int __cpuinitdata mips_dsp_disabled;

static int __init dsp_disable(char *s)
{
145
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
146 147 148 149 150 151 152
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

153
void __init check_wait(void)
L
Linus Torvalds 已提交
154 155 156
{
	struct cpuinfo_mips *c = &current_cpu_data;

157
	if (nowait) {
158
		printk("Wait instruction disabled.\n");
159 160 161
		return;
	}

L
Linus Torvalds 已提交
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
	switch (c->cputype) {
	case CPU_R3081:
	case CPU_R3081E:
		cpu_wait = r3081_wait;
		break;
	case CPU_TX3927:
		cpu_wait = r39xx_wait;
		break;
	case CPU_R4200:
/*	case CPU_R4300: */
	case CPU_R4600:
	case CPU_R4640:
	case CPU_R4650:
	case CPU_R4700:
	case CPU_R5000:
177
	case CPU_R5500:
L
Linus Torvalds 已提交
178 179 180 181 182 183
	case CPU_NEVADA:
	case CPU_4KC:
	case CPU_4KEC:
	case CPU_4KSC:
	case CPU_5KC:
	case CPU_25KF:
184
	case CPU_PR4450:
185 186 187 188
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
189
	case CPU_CAVIUM_OCTEON:
190
	case CPU_CAVIUM_OCTEON_PLUS:
191
	case CPU_CAVIUM_OCTEON2:
192
	case CPU_JZRISC:
193
	case CPU_LOONGSON1:
194
	case CPU_XLR:
J
Jayachandran C 已提交
195
	case CPU_XLP:
196 197 198
		cpu_wait = r4k_wait;
		break;

199 200 201 202
	case CPU_RM7000:
		cpu_wait = rm7k_wait_irqoff;
		break;

203
	case CPU_M14KC:
204
	case CPU_M14KEC:
205
	case CPU_24K:
R
Ralf Baechle 已提交
206
	case CPU_34K:
207
	case CPU_1004K:
208 209 210 211 212
		cpu_wait = r4k_wait;
		if (read_c0_config7() & MIPS_CONF7_WII)
			cpu_wait = r4k_wait_irqoff;
		break;

213
	case CPU_74K:
L
Linus Torvalds 已提交
214
		cpu_wait = r4k_wait;
215 216
		if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
			cpu_wait = r4k_wait_irqoff;
L
Linus Torvalds 已提交
217
		break;
218

219 220 221
	case CPU_TX49XX:
		cpu_wait = r4k_wait_irqoff;
		break;
222
	case CPU_ALCHEMY:
223
		cpu_wait = au1k_wait;
L
Linus Torvalds 已提交
224
		break;
225 226 227 228 229 230 231 232 233
	case CPU_20KC:
		/*
		 * WAIT on Rev1.0 has E1, E2, E3 and E16.
		 * WAIT on Rev2.0 and Rev3.0 has E16.
		 * Rev3.1 WAIT is nop, why bother
		 */
		if ((c->processor_id & 0xff) <= 0x64)
			break;

234 235 236 237 238 239 240 241
		/*
		 * Another rev is incremeting c0_count at a reduced clock
		 * rate while in WAIT mode.  So we basically have the choice
		 * between using the cp0 timer as clocksource or avoiding
		 * the WAIT instruction.  Until more details are known,
		 * disable the use of WAIT for 20Kc entirely.
		   cpu_wait = r4k_wait;
		 */
242
		break;
243
	case CPU_RM9000:
244
		if ((c->processor_id & 0x00ff) >= 0x40)
245 246
			cpu_wait = r4k_wait;
		break;
L
Linus Torvalds 已提交
247 248 249 250 251
	default:
		break;
	}
}

M
Marc St-Jean 已提交
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	switch (c->cputype) {
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
271 272
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
273
	check_errata();
L
Linus Torvalds 已提交
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

298 299 300 301 302 303
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
}

326 327 328
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
329
	write_c0_entryhi(0x3fffffffffffe000ULL);
330
	back_to_back_c0_hazard();
331
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
332 333 334
#endif
}

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
static void __cpuinit set_isa(struct cpuinfo_mips *c, unsigned int isa)
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
		c->isa_level |= MIPS_CPU_ISA_I | MIPS_CPU_ISA_II |
				MIPS_CPU_ISA_III;
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
	case MIPS_CPU_ISA_I:
		c->isa_level |= MIPS_CPU_ISA_I;
		break;
	}
}

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
static char unknown_isa[] __cpuinitdata = KERN_ERR \
	"Unsupported ISA type, c0.config0: %d.";

static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
		c->options |= MIPS_CPU_TLB;
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
380
			set_isa(c, MIPS_CPU_ISA_M32R1);
381 382
			break;
		case 1:
383
			set_isa(c, MIPS_CPU_ISA_M32R2);
384 385 386 387 388 389 390 391
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
392
			set_isa(c, MIPS_CPU_ISA_M64R1);
393 394
			break;
		case 1:
395
			set_isa(c, MIPS_CPU_ISA_M64R2);
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

453
	if (config3 & MIPS_CONF3_SM) {
454
		c->ases |= MIPS_ASE_SMARTMIPS;
455 456 457 458
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
459 460
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
461 462
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
463 464 465 466 467 468 469 470
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
471 472
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
473 474 475
#ifdef CONFIG_CPU_MICROMIPS
	write_c0_config3(read_c0_config3() | MIPS_CONF3_ISA_OE);
#endif
476 477
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

static void __cpuinit decode_configs(struct cpuinfo_mips *c)
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
508
	BUG_ON(!ok);				/* Arch spec violation!	 */
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);

	mips_probe_watch_registers(c);

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
}

R
Ralf Baechle 已提交
524
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
525 526
		| MIPS_CPU_COUNTER)

527
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
528 529 530 531
{
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
532
		__cpu_name[cpu] = "R2000";
533
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
534
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
535
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
536 537 538 539 540
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
541 542
		if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
543
				c->cputype = CPU_R3081E;
544 545
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
546
				c->cputype = CPU_R3000A;
547 548 549
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
550
			c->cputype = CPU_R3000;
551 552
			__cpu_name[cpu] = "R3000";
		}
553
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
554
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
555
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
556 557 558 559 560 561
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
562
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
563
				c->cputype = CPU_R4400PC;
564 565
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
566
				c->cputype = CPU_R4000PC;
567 568
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
569
		} else {
570
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
571
				c->cputype = CPU_R4400SC;
572 573
				__cpu_name[cpu] = "R4400SC";
			} else {
L
Linus Torvalds 已提交
574
				c->cputype = CPU_R4000SC;
575 576
				__cpu_name[cpu] = "R4000SC";
			}
L
Linus Torvalds 已提交
577 578
		}

579
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
580
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
581 582
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
583 584 585
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
586 587 588
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
589 590 591
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
592
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
593 594 595
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
596
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
597 598
			break;
		case PRID_REV_VR4122:
599
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
600
				c->cputype = CPU_VR4122;
601 602
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
603
				c->cputype = CPU_VR4181A;
604 605
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
606 607
			break;
		case PRID_REV_VR4130:
608
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
609
				c->cputype = CPU_VR4131;
610 611
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
612
				c->cputype = CPU_VR4133;
613
				c->options |= MIPS_CPU_LLSC;
614 615
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
616 617 618 619
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
620
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
621 622 623 624 625
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
626
		__cpu_name[cpu] = "R4300";
627
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
628
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
629
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
630 631 632 633
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
634
		__cpu_name[cpu] = "R4600";
635
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
636 637
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
638 639 640
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
641
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
642 643 644 645 646 647
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
648
		c->cputype = CPU_R4650;
649
		__cpu_name[cpu] = "R4650";
650
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
651
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
652
		c->tlbsize = 48;
L
Linus Torvalds 已提交
653 654 655
		break;
	#endif
	case PRID_IMP_TX39:
656
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
657
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
658 659 660

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
661
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
662 663 664 665 666
			c->tlbsize = 64;
		} else {
			switch (c->processor_id & 0xff) {
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
667
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
668 669 670 671
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
672
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
673 674 675 676 677 678 679
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
680
		__cpu_name[cpu] = "R4700";
681
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
682
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
683
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
684 685 686 687
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
688
		__cpu_name[cpu] = "R49XX";
689
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
690 691 692 693 694 695 696
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
697
		__cpu_name[cpu] = "R5000";
698
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
699
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
700
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
701 702 703 704
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
705
		__cpu_name[cpu] = "R5432";
706
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
707
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
708
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
709 710 711 712
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
713
		__cpu_name[cpu] = "R5500";
714
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
715
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
716
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
717 718 719 720
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
721
		__cpu_name[cpu] = "Nevada";
722
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
723
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
724
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
725 726 727 728
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
729
		__cpu_name[cpu] = "R6000";
730
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
731
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
732
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
733 734 735 736
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
737
		__cpu_name[cpu] = "R6000A";
738
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
739
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
740
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
741 742 743 744
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
745
		__cpu_name[cpu] = "RM7000";
746
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
747
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
748
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
749
		/*
R
Ralf Baechle 已提交
750
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
751 752 753
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
754 755
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
756 757 758 759 760
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
761
		__cpu_name[cpu] = "RM9000";
762
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
763
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
764
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
765 766 767 768
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
R
Ralf Baechle 已提交
769 770
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
771 772 773 774 775
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
776
		__cpu_name[cpu] = "RM8000";
777
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
778
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
779 780
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
781 782 783 784
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
785
		__cpu_name[cpu] = "R10000";
786
		set_isa(c, MIPS_CPU_ISA_IV);
787
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
788
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
789
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
790
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
791 792 793 794
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
795
		__cpu_name[cpu] = "R12000";
796
		set_isa(c, MIPS_CPU_ISA_IV);
797
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
798
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
799
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
800
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
801 802
		c->tlbsize = 64;
		break;
K
Kumba 已提交
803 804
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
805
		__cpu_name[cpu] = "R14000";
806
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
807
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
808
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
809
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
810
			     MIPS_CPU_LLSC;
K
Kumba 已提交
811 812
		c->tlbsize = 64;
		break;
813 814
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
815
		__cpu_name[cpu] = "ICT Loongson-2";
816 817 818 819 820 821 822 823 824 825

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

826
		set_isa(c, MIPS_CPU_ISA_III);
827 828 829 830 831
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
832 833
	case PRID_IMP_LOONGSON1:
		decode_configs(c);
834

835
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
836

837 838 839
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
840 841
			break;
		}
842

843
		break;
L
Linus Torvalds 已提交
844 845 846
	}
}

847
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
848
{
849
	decode_configs(c);
L
Linus Torvalds 已提交
850 851 852
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
853
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
854 855
		break;
	case PRID_IMP_4KEC:
856 857
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
858
		__cpu_name[cpu] = "MIPS 4KEc";
859
		break;
L
Linus Torvalds 已提交
860
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
861
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
862
		c->cputype = CPU_4KSC;
863
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
864 865 866
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
867
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
868
		break;
L
Leonid Yegoshin 已提交
869 870 871 872
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
873 874
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
875
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
876 877 878
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
879
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
880
		break;
881 882 883 884
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
885 886
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
887
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
888
		break;
R
Ralf Baechle 已提交
889 890
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
891
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
892
		break;
893 894
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
895
		__cpu_name[cpu] = "MIPS 74Kc";
896
		break;
897 898 899 900
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
901 902 903 904
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
905 906
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
907
		__cpu_name[cpu] = "MIPS 1004Kc";
908
		break;
909 910 911 912
	case PRID_IMP_1074K:
		c->cputype = CPU_74K;
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
L
Linus Torvalds 已提交
913
	}
C
Chris Dearman 已提交
914 915

	spram_config();
L
Linus Torvalds 已提交
916 917
}

918
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
919
{
920
	decode_configs(c);
L
Linus Torvalds 已提交
921 922 923
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
924
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
925 926
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
927
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
928 929
			break;
		case 1:
930
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
931 932
			break;
		case 2:
933
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
934 935
			break;
		case 3:
936
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
937
			break;
P
Pete Popov 已提交
938
		case 4:
939
			__cpu_name[cpu] = "Au1200";
940
			if ((c->processor_id & 0xff) == 2)
941
				__cpu_name[cpu] = "Au1250";
942 943
			break;
		case 5:
944
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
945
			break;
L
Linus Torvalds 已提交
946
		default:
947
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
948 949 950 951 952 953
			break;
		}
		break;
	}
}

954
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
955
{
956
	decode_configs(c);
R
Ralf Baechle 已提交
957

L
Linus Torvalds 已提交
958 959 960
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
961
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
962
		/* FPU in pass1 is known to have issues. */
963
		if ((c->processor_id & 0xff) < 0x02)
964
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
965
		break;
A
Andrew Isaacson 已提交
966 967
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
968
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
969
		break;
L
Linus Torvalds 已提交
970 971 972
	}
}

973
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
974
{
975
	decode_configs(c);
L
Linus Torvalds 已提交
976 977 978
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
979
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
980 981 982 983 984 985
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

986
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
987 988 989 990 991
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
992
		__cpu_name[cpu] = "Philips PR4450";
993
		set_isa(c, MIPS_CPU_ISA_M32R1);
994 995 996 997
		break;
	}
}

998
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
999 1000 1001
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
1002 1003
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
1004 1005
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
1006
		set_elf_platform(cpu, "bmips32");
1007 1008 1009 1010 1011 1012
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
1013
		set_elf_platform(cpu, "bmips3300");
1014 1015 1016 1017 1018 1019 1020 1021
		break;
	case PRID_IMP_BMIPS43XX: {
		int rev = c->processor_id & 0xff;

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
1022
			set_elf_platform(cpu, "bmips4380");
1023 1024 1025
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
1026
			set_elf_platform(cpu, "bmips4350");
1027
		}
1028
		break;
1029 1030 1031 1032
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
1033
		set_elf_platform(cpu, "bmips5000");
1034
		c->options |= MIPS_CPU_ULRI;
1035
		break;
1036 1037 1038
	}
}

1039 1040 1041 1042 1043 1044 1045
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
1046 1047 1048
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
1049 1050 1051 1052
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
1053 1054 1055
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
1056
		set_elf_platform(cpu, "octeon");
1057
		break;
1058
	case PRID_IMP_CAVIUM_CN61XX:
1059
	case PRID_IMP_CAVIUM_CN63XX:
1060 1061
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
1062 1063
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
1064
		set_elf_platform(cpu, "octeon2");
1065
		break;
1066 1067 1068 1069 1070 1071 1072
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1089 1090 1091 1092
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

M
Manuel Lauss 已提交
1093 1094 1095 1096 1097 1098 1099
	if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
1100 1101
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
1102
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
1103 1104 1105
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
1106 1107 1108
			MIPS_CPU_LLSC);

	switch (c->processor_id & 0xff00) {
1109 1110
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
1111 1112 1113 1114
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
1145
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1146 1147 1148 1149 1150
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
1151
	if (c->cputype == CPU_XLP) {
1152
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
1153 1154 1155 1156
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1157
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
1158 1159
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1160 1161
}

1162 1163 1164 1165 1166 1167
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1168
const char *__cpu_name[NR_CPUS];
1169
const char *__elf_platform;
1170

1171
__cpuinit void cpu_probe(void)
L
Linus Torvalds 已提交
1172 1173
{
	struct cpuinfo_mips *c = &current_cpu_data;
1174
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1175

R
Ralf Baechle 已提交
1176
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1177 1178 1179 1180 1181 1182
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
	switch (c->processor_id & 0xff0000) {
	case PRID_COMP_LEGACY:
1183
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1184 1185
		break;
	case PRID_COMP_MIPS:
1186
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1187 1188
		break;
	case PRID_COMP_ALCHEMY:
1189
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1190 1191
		break;
	case PRID_COMP_SIBYTE:
1192
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1193
		break;
1194
	case PRID_COMP_BROADCOM:
1195
		cpu_probe_broadcom(c, cpu);
1196
		break;
L
Linus Torvalds 已提交
1197
	case PRID_COMP_SANDCRAFT:
1198
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1199
		break;
1200
	case PRID_COMP_NXP:
1201
		cpu_probe_nxp(c, cpu);
1202
		break;
1203 1204 1205
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1206 1207 1208
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1209 1210 1211
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1212
	}
1213

1214 1215 1216
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1217 1218 1219 1220 1221 1222 1223
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1224 1225 1226 1227
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1228
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1229

1230
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1231
		c->fpu_id = cpu_get_fpu_id();
1232

1233 1234
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1235 1236 1237 1238
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1239

1240
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1241
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1242 1243 1244
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1245 1246
	else
		c->srsets = 1;
1247 1248

	cpu_probe_vmbits(c);
1249 1250 1251 1252 1253

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1254 1255
}

1256
__cpuinit void cpu_report(void)
L
Linus Torvalds 已提交
1257 1258 1259
{
	struct cpuinfo_mips *c = &current_cpu_data;

1260 1261
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1262
	if (c->options & MIPS_CPU_FPU)
1263
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1264
}