c-r4k.c 39.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
L
Linus Torvalds 已提交
7 8 9
 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
 */
10
#include <linux/hardirq.h>
L
Linus Torvalds 已提交
11
#include <linux/init.h>
R
Ralf Baechle 已提交
12
#include <linux/highmem.h>
L
Linus Torvalds 已提交
13
#include <linux/kernel.h>
14
#include <linux/linkage.h>
15
#include <linux/preempt.h>
L
Linus Torvalds 已提交
16
#include <linux/sched.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/mm.h>
19
#include <linux/module.h>
L
Linus Torvalds 已提交
20 21 22 23
#include <linux/bitops.h>

#include <asm/bcache.h>
#include <asm/bootinfo.h>
R
Ralf Baechle 已提交
24
#include <asm/cache.h>
L
Linus Torvalds 已提交
25 26 27
#include <asm/cacheops.h>
#include <asm/cpu.h>
#include <asm/cpu-features.h>
28
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
29 30 31 32
#include <asm/io.h>
#include <asm/page.h>
#include <asm/pgtable.h>
#include <asm/r4kcache.h>
33
#include <asm/sections.h>
L
Linus Torvalds 已提交
34 35
#include <asm/mmu_context.h>
#include <asm/war.h>
36
#include <asm/cacheflush.h> /* for run_uncached() */
37
#include <asm/traps.h>
38
#include <asm/dma-coherence.h>
39 40 41 42 43 44 45 46

/*
 * Special Variant of smp_call_function for use by cache functions:
 *
 *  o No return value
 *  o collapses to normal function call on UP kernels
 *  o collapses to normal function call on systems with a single shared
 *    primary cache.
47
 *  o doesn't disable interrupts on the local CPU
48
 */
49
static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
50 51 52 53
{
	preempt_disable();

#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
54
	smp_call_function(func, info, 1);
55 56 57 58 59
#endif
	func(info);
	preempt_enable();
}

60 61 62 63 64 65
#if defined(CONFIG_MIPS_CMP)
#define cpu_has_safe_index_cacheops 0
#else
#define cpu_has_safe_index_cacheops 1
#endif

R
Ralf Baechle 已提交
66 67 68 69 70 71
/*
 * Must die.
 */
static unsigned long icache_size __read_mostly;
static unsigned long dcache_size __read_mostly;
static unsigned long scache_size __read_mostly;
L
Linus Torvalds 已提交
72 73 74 75

/*
 * Dummy cache handling routines for machines without boardcaches
 */
76
static void cache_noop(void) {}
L
Linus Torvalds 已提交
77 78

static struct bcache_ops no_sc_ops = {
79 80 81 82
	.bc_enable = (void *)cache_noop,
	.bc_disable = (void *)cache_noop,
	.bc_wback_inv = (void *)cache_noop,
	.bc_inv = (void *)cache_noop
L
Linus Torvalds 已提交
83 84 85 86
};

struct bcache_ops *bcops = &no_sc_ops;

87 88
#define cpu_is_r4600_v1_x()	((read_c0_prid() & 0xfffffff0) == 0x00002010)
#define cpu_is_r4600_v2_x()	((read_c0_prid() & 0xfffffff0) == 0x00002020)
L
Linus Torvalds 已提交
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105

#define R4600_HIT_CACHEOP_WAR_IMPL					\
do {									\
	if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())		\
		*(volatile unsigned long *)CKSEG1;			\
	if (R4600_V1_HIT_CACHEOP_WAR)					\
		__asm__ __volatile__("nop;nop;nop;nop");		\
} while (0)

static void (*r4k_blast_dcache_page)(unsigned long addr);

static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
{
	R4600_HIT_CACHEOP_WAR_IMPL;
	blast_dcache32_page(addr);
}

106 107 108 109 110 111
static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
{
	R4600_HIT_CACHEOP_WAR_IMPL;
	blast_dcache64_page(addr);
}

112
static void r4k_blast_dcache_page_setup(void)
L
Linus Torvalds 已提交
113 114 115
{
	unsigned long  dc_lsize = cpu_dcache_line_size();

116 117 118
	if (dc_lsize == 0)
		r4k_blast_dcache_page = (void *)cache_noop;
	else if (dc_lsize == 16)
L
Linus Torvalds 已提交
119 120 121
		r4k_blast_dcache_page = blast_dcache16_page;
	else if (dc_lsize == 32)
		r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
122 123
	else if (dc_lsize == 64)
		r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
L
Linus Torvalds 已提交
124 125 126 127
}

static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);

128
static void r4k_blast_dcache_page_indexed_setup(void)
L
Linus Torvalds 已提交
129 130 131
{
	unsigned long dc_lsize = cpu_dcache_line_size();

132 133 134
	if (dc_lsize == 0)
		r4k_blast_dcache_page_indexed = (void *)cache_noop;
	else if (dc_lsize == 16)
L
Linus Torvalds 已提交
135 136 137
		r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
	else if (dc_lsize == 32)
		r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
138 139
	else if (dc_lsize == 64)
		r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
L
Linus Torvalds 已提交
140 141
}

142 143
void (* r4k_blast_dcache)(void);
EXPORT_SYMBOL(r4k_blast_dcache);
L
Linus Torvalds 已提交
144

145
static void r4k_blast_dcache_setup(void)
L
Linus Torvalds 已提交
146 147 148
{
	unsigned long dc_lsize = cpu_dcache_line_size();

149 150 151
	if (dc_lsize == 0)
		r4k_blast_dcache = (void *)cache_noop;
	else if (dc_lsize == 16)
L
Linus Torvalds 已提交
152 153 154
		r4k_blast_dcache = blast_dcache16;
	else if (dc_lsize == 32)
		r4k_blast_dcache = blast_dcache32;
155 156
	else if (dc_lsize == 64)
		r4k_blast_dcache = blast_dcache64;
L
Linus Torvalds 已提交
157 158 159 160 161 162 163 164 165 166
}

/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
#define JUMP_TO_ALIGN(order) \
	__asm__ __volatile__( \
		"b\t1f\n\t" \
		".align\t" #order "\n\t" \
		"1:\n\t" \
		)
#define CACHE32_UNROLL32_ALIGN	JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
R
Ralf Baechle 已提交
167
#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
L
Linus Torvalds 已提交
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

static inline void blast_r4600_v1_icache32(void)
{
	unsigned long flags;

	local_irq_save(flags);
	blast_icache32();
	local_irq_restore(flags);
}

static inline void tx49_blast_icache32(void)
{
	unsigned long start = INDEX_BASE;
	unsigned long end = start + current_cpu_data.icache.waysize;
	unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
	unsigned long ws_end = current_cpu_data.icache.ways <<
R
Ralf Baechle 已提交
184
			       current_cpu_data.icache.waybit;
L
Linus Torvalds 已提交
185 186 187 188
	unsigned long ws, addr;

	CACHE32_UNROLL32_ALIGN2;
	/* I'm in even chunk.  blast odd chunks */
189 190
	for (ws = 0; ws < ws_end; ws += ws_inc)
		for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
191
			cache32_unroll32(addr|ws, Index_Invalidate_I);
L
Linus Torvalds 已提交
192 193
	CACHE32_UNROLL32_ALIGN;
	/* I'm in odd chunk.  blast even chunks */
194 195
	for (ws = 0; ws < ws_end; ws += ws_inc)
		for (addr = start; addr < end; addr += 0x400 * 2)
196
			cache32_unroll32(addr|ws, Index_Invalidate_I);
L
Linus Torvalds 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209
}

static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
{
	unsigned long flags;

	local_irq_save(flags);
	blast_icache32_page_indexed(page);
	local_irq_restore(flags);
}

static inline void tx49_blast_icache32_page_indexed(unsigned long page)
{
210 211
	unsigned long indexmask = current_cpu_data.icache.waysize - 1;
	unsigned long start = INDEX_BASE + (page & indexmask);
L
Linus Torvalds 已提交
212 213 214
	unsigned long end = start + PAGE_SIZE;
	unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
	unsigned long ws_end = current_cpu_data.icache.ways <<
R
Ralf Baechle 已提交
215
			       current_cpu_data.icache.waybit;
L
Linus Torvalds 已提交
216 217 218 219
	unsigned long ws, addr;

	CACHE32_UNROLL32_ALIGN2;
	/* I'm in even chunk.  blast odd chunks */
220 221
	for (ws = 0; ws < ws_end; ws += ws_inc)
		for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
222
			cache32_unroll32(addr|ws, Index_Invalidate_I);
L
Linus Torvalds 已提交
223 224
	CACHE32_UNROLL32_ALIGN;
	/* I'm in odd chunk.  blast even chunks */
225 226
	for (ws = 0; ws < ws_end; ws += ws_inc)
		for (addr = start; addr < end; addr += 0x400 * 2)
227
			cache32_unroll32(addr|ws, Index_Invalidate_I);
L
Linus Torvalds 已提交
228 229 230 231
}

static void (* r4k_blast_icache_page)(unsigned long addr);

232
static void r4k_blast_icache_page_setup(void)
L
Linus Torvalds 已提交
233 234 235
{
	unsigned long ic_lsize = cpu_icache_line_size();

236 237 238
	if (ic_lsize == 0)
		r4k_blast_icache_page = (void *)cache_noop;
	else if (ic_lsize == 16)
L
Linus Torvalds 已提交
239
		r4k_blast_icache_page = blast_icache16_page;
240 241
	else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
		r4k_blast_icache_page = loongson2_blast_icache32_page;
L
Linus Torvalds 已提交
242 243 244 245 246 247 248 249 250
	else if (ic_lsize == 32)
		r4k_blast_icache_page = blast_icache32_page;
	else if (ic_lsize == 64)
		r4k_blast_icache_page = blast_icache64_page;
}


static void (* r4k_blast_icache_page_indexed)(unsigned long addr);

251
static void r4k_blast_icache_page_indexed_setup(void)
L
Linus Torvalds 已提交
252 253 254
{
	unsigned long ic_lsize = cpu_icache_line_size();

255 256 257
	if (ic_lsize == 0)
		r4k_blast_icache_page_indexed = (void *)cache_noop;
	else if (ic_lsize == 16)
L
Linus Torvalds 已提交
258 259
		r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
	else if (ic_lsize == 32) {
T
Thiemo Seufer 已提交
260
		if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
L
Linus Torvalds 已提交
261 262
			r4k_blast_icache_page_indexed =
				blast_icache32_r4600_v1_page_indexed;
T
Thiemo Seufer 已提交
263 264 265
		else if (TX49XX_ICACHE_INDEX_INV_WAR)
			r4k_blast_icache_page_indexed =
				tx49_blast_icache32_page_indexed;
266 267 268
		else if (current_cpu_type() == CPU_LOONGSON2)
			r4k_blast_icache_page_indexed =
				loongson2_blast_icache32_page_indexed;
L
Linus Torvalds 已提交
269 270 271 272 273 274 275
		else
			r4k_blast_icache_page_indexed =
				blast_icache32_page_indexed;
	} else if (ic_lsize == 64)
		r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
}

276 277
void (* r4k_blast_icache)(void);
EXPORT_SYMBOL(r4k_blast_icache);
L
Linus Torvalds 已提交
278

279
static void r4k_blast_icache_setup(void)
L
Linus Torvalds 已提交
280 281 282
{
	unsigned long ic_lsize = cpu_icache_line_size();

283 284 285
	if (ic_lsize == 0)
		r4k_blast_icache = (void *)cache_noop;
	else if (ic_lsize == 16)
L
Linus Torvalds 已提交
286 287 288 289 290 291
		r4k_blast_icache = blast_icache16;
	else if (ic_lsize == 32) {
		if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
			r4k_blast_icache = blast_r4600_v1_icache32;
		else if (TX49XX_ICACHE_INDEX_INV_WAR)
			r4k_blast_icache = tx49_blast_icache32;
292 293
		else if (current_cpu_type() == CPU_LOONGSON2)
			r4k_blast_icache = loongson2_blast_icache32;
L
Linus Torvalds 已提交
294 295 296 297 298 299 300 301
		else
			r4k_blast_icache = blast_icache32;
	} else if (ic_lsize == 64)
		r4k_blast_icache = blast_icache64;
}

static void (* r4k_blast_scache_page)(unsigned long addr);

302
static void r4k_blast_scache_page_setup(void)
L
Linus Torvalds 已提交
303 304 305
{
	unsigned long sc_lsize = cpu_scache_line_size();

306
	if (scache_size == 0)
307
		r4k_blast_scache_page = (void *)cache_noop;
308
	else if (sc_lsize == 16)
L
Linus Torvalds 已提交
309 310 311 312 313 314 315 316 317 318 319
		r4k_blast_scache_page = blast_scache16_page;
	else if (sc_lsize == 32)
		r4k_blast_scache_page = blast_scache32_page;
	else if (sc_lsize == 64)
		r4k_blast_scache_page = blast_scache64_page;
	else if (sc_lsize == 128)
		r4k_blast_scache_page = blast_scache128_page;
}

static void (* r4k_blast_scache_page_indexed)(unsigned long addr);

320
static void r4k_blast_scache_page_indexed_setup(void)
L
Linus Torvalds 已提交
321 322 323
{
	unsigned long sc_lsize = cpu_scache_line_size();

324
	if (scache_size == 0)
325
		r4k_blast_scache_page_indexed = (void *)cache_noop;
326
	else if (sc_lsize == 16)
L
Linus Torvalds 已提交
327 328 329 330 331 332 333 334 335 336 337
		r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
	else if (sc_lsize == 32)
		r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
	else if (sc_lsize == 64)
		r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
	else if (sc_lsize == 128)
		r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
}

static void (* r4k_blast_scache)(void);

338
static void r4k_blast_scache_setup(void)
L
Linus Torvalds 已提交
339 340 341
{
	unsigned long sc_lsize = cpu_scache_line_size();

342
	if (scache_size == 0)
343
		r4k_blast_scache = (void *)cache_noop;
344
	else if (sc_lsize == 16)
L
Linus Torvalds 已提交
345 346 347 348 349 350 351 352 353 354 355
		r4k_blast_scache = blast_scache16;
	else if (sc_lsize == 32)
		r4k_blast_scache = blast_scache32;
	else if (sc_lsize == 64)
		r4k_blast_scache = blast_scache64;
	else if (sc_lsize == 128)
		r4k_blast_scache = blast_scache128;
}

static inline void local_r4k___flush_cache_all(void * args)
{
356
	switch (current_cpu_type()) {
357
	case CPU_LOONGSON2:
L
Linus Torvalds 已提交
358 359 360 361 362 363
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400SC:
	case CPU_R4400MC:
	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
364
	case CPU_R14000:
365 366 367 368 369
		/*
		 * These caches are inclusive caches, that is, if something
		 * is not cached in the S-cache, we know it also won't be
		 * in one of the primary caches.
		 */
L
Linus Torvalds 已提交
370
		r4k_blast_scache();
371 372 373 374 375 376
		break;

	default:
		r4k_blast_dcache();
		r4k_blast_icache();
		break;
L
Linus Torvalds 已提交
377 378 379 380 381
	}
}

static void r4k___flush_cache_all(void)
{
382
	r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
L
Linus Torvalds 已提交
383 384
}

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
static inline int has_valid_asid(const struct mm_struct *mm)
{
#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
	int i;

	for_each_online_cpu(i)
		if (cpu_context(i, mm))
			return 1;

	return 0;
#else
	return cpu_context(smp_processor_id(), mm);
#endif
}

400 401 402 403 404 405 406 407 408 409
static void r4k__flush_cache_vmap(void)
{
	r4k_blast_dcache();
}

static void r4k__flush_cache_vunmap(void)
{
	r4k_blast_dcache();
}

L
Linus Torvalds 已提交
410 411 412
static inline void local_r4k_flush_cache_range(void * args)
{
	struct vm_area_struct *vma = args;
413
	int exec = vma->vm_flags & VM_EXEC;
L
Linus Torvalds 已提交
414

415
	if (!(has_valid_asid(vma->vm_mm)))
L
Linus Torvalds 已提交
416 417
		return;

418
	r4k_blast_dcache();
419 420
	if (exec)
		r4k_blast_icache();
L
Linus Torvalds 已提交
421 422 423 424 425
}

static void r4k_flush_cache_range(struct vm_area_struct *vma,
	unsigned long start, unsigned long end)
{
426
	int exec = vma->vm_flags & VM_EXEC;
427

428
	if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
429
		r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
L
Linus Torvalds 已提交
430 431 432 433 434 435
}

static inline void local_r4k_flush_cache_mm(void * args)
{
	struct mm_struct *mm = args;

436
	if (!has_valid_asid(mm))
L
Linus Torvalds 已提交
437 438 439 440 441
		return;

	/*
	 * Kludge alert.  For obscure reasons R4000SC and R4400SC go nuts if we
	 * only flush the primary caches but R10000 and R12000 behave sane ...
442 443
	 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
	 * caches, so we can bail out early.
L
Linus Torvalds 已提交
444
	 */
445 446 447 448
	if (current_cpu_type() == CPU_R4000SC ||
	    current_cpu_type() == CPU_R4000MC ||
	    current_cpu_type() == CPU_R4400SC ||
	    current_cpu_type() == CPU_R4400MC) {
L
Linus Torvalds 已提交
449
		r4k_blast_scache();
450 451 452 453
		return;
	}

	r4k_blast_dcache();
L
Linus Torvalds 已提交
454 455 456 457 458 459 460
}

static void r4k_flush_cache_mm(struct mm_struct *mm)
{
	if (!cpu_has_dc_aliases)
		return;

461
	r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
L
Linus Torvalds 已提交
462 463 464 465
}

struct flush_cache_page_args {
	struct vm_area_struct *vma;
466
	unsigned long addr;
467
	unsigned long pfn;
L
Linus Torvalds 已提交
468 469 470 471 472 473
};

static inline void local_r4k_flush_cache_page(void *args)
{
	struct flush_cache_page_args *fcp_args = args;
	struct vm_area_struct *vma = fcp_args->vma;
474
	unsigned long addr = fcp_args->addr;
R
Ralf Baechle 已提交
475
	struct page *page = pfn_to_page(fcp_args->pfn);
L
Linus Torvalds 已提交
476 477
	int exec = vma->vm_flags & VM_EXEC;
	struct mm_struct *mm = vma->vm_mm;
478
	int map_coherent = 0;
L
Linus Torvalds 已提交
479
	pgd_t *pgdp;
480
	pud_t *pudp;
L
Linus Torvalds 已提交
481 482
	pmd_t *pmdp;
	pte_t *ptep;
R
Ralf Baechle 已提交
483
	void *vaddr;
L
Linus Torvalds 已提交
484

485 486 487 488
	/*
	 * If ownes no valid ASID yet, cannot possibly have gotten
	 * this page into the cache.
	 */
489
	if (!has_valid_asid(mm))
490 491
		return;

492 493 494 495 496
	addr &= PAGE_MASK;
	pgdp = pgd_offset(mm, addr);
	pudp = pud_offset(pgdp, addr);
	pmdp = pmd_offset(pudp, addr);
	ptep = pte_offset(pmdp, addr);
L
Linus Torvalds 已提交
497 498 499 500 501

	/*
	 * If the page isn't marked valid, the page cannot possibly be
	 * in the cache.
	 */
502
	if (!(pte_present(*ptep)))
L
Linus Torvalds 已提交
503 504
		return;

R
Ralf Baechle 已提交
505 506 507 508 509 510 511
	if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
		vaddr = NULL;
	else {
		/*
		 * Use kmap_coherent or kmap_atomic to do flushes for
		 * another ASID than the current one.
		 */
512 513 514
		map_coherent = (cpu_has_dc_aliases &&
				page_mapped(page) && !Page_dcache_dirty(page));
		if (map_coherent)
R
Ralf Baechle 已提交
515 516
			vaddr = kmap_coherent(page, addr);
		else
517
			vaddr = kmap_atomic(page);
R
Ralf Baechle 已提交
518
		addr = (unsigned long)vaddr;
L
Linus Torvalds 已提交
519 520 521
	}

	if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
R
Ralf Baechle 已提交
522
		r4k_blast_dcache_page(addr);
523 524
		if (exec && !cpu_icache_snoops_remote_store)
			r4k_blast_scache_page(addr);
L
Linus Torvalds 已提交
525 526
	}
	if (exec) {
R
Ralf Baechle 已提交
527
		if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
L
Linus Torvalds 已提交
528 529
			int cpu = smp_processor_id();

T
Thiemo Seufer 已提交
530 531
			if (cpu_context(cpu, mm) != 0)
				drop_mmu_context(mm, cpu);
L
Linus Torvalds 已提交
532
		} else
R
Ralf Baechle 已提交
533 534 535 536
			r4k_blast_icache_page(addr);
	}

	if (vaddr) {
537
		if (map_coherent)
R
Ralf Baechle 已提交
538 539
			kunmap_coherent();
		else
540
			kunmap_atomic(vaddr);
L
Linus Torvalds 已提交
541 542 543
	}
}

544 545
static void r4k_flush_cache_page(struct vm_area_struct *vma,
	unsigned long addr, unsigned long pfn)
L
Linus Torvalds 已提交
546 547 548 549
{
	struct flush_cache_page_args args;

	args.vma = vma;
550
	args.addr = addr;
551
	args.pfn = pfn;
L
Linus Torvalds 已提交
552

553
	r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
L
Linus Torvalds 已提交
554 555 556 557 558 559 560 561 562
}

static inline void local_r4k_flush_data_cache_page(void * addr)
{
	r4k_blast_dcache_page((unsigned long) addr);
}

static void r4k_flush_data_cache_page(unsigned long addr)
{
563 564 565
	if (in_atomic())
		local_r4k_flush_data_cache_page((void *)addr);
	else
566
		r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
L
Linus Torvalds 已提交
567 568 569
}

struct flush_icache_range_args {
570 571
	unsigned long start;
	unsigned long end;
L
Linus Torvalds 已提交
572 573
};

574
static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
L
Linus Torvalds 已提交
575 576
{
	if (!cpu_has_ic_fills_f_dc) {
577
		if (end - start >= dcache_size) {
L
Linus Torvalds 已提交
578 579
			r4k_blast_dcache();
		} else {
580
			R4600_HIT_CACHEOP_WAR_IMPL;
581
			protected_blast_dcache_range(start, end);
L
Linus Torvalds 已提交
582 583 584 585 586
		}
	}

	if (end - start > icache_size)
		r4k_blast_icache();
587 588 589
	else {
		switch (boot_cpu_type()) {
		case CPU_LOONGSON2:
590
			protected_loongson2_blast_icache_range(start, end);
591 592 593
			break;

		default:
594
			protected_blast_icache_range(start, end);
595 596 597
			break;
		}
	}
L
Linus Torvalds 已提交
598 599
}

600 601 602 603 604 605 606 607 608
static inline void local_r4k_flush_icache_range_ipi(void *args)
{
	struct flush_icache_range_args *fir_args = args;
	unsigned long start = fir_args->start;
	unsigned long end = fir_args->end;

	local_r4k_flush_icache_range(start, end);
}

609
static void r4k_flush_icache_range(unsigned long start, unsigned long end)
L
Linus Torvalds 已提交
610 611 612 613 614 615
{
	struct flush_icache_range_args args;

	args.start = start;
	args.end = end;

616
	r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
617
	instruction_hazard();
L
Linus Torvalds 已提交
618 619 620 621 622 623 624 625 626
}

#ifdef CONFIG_DMA_NONCOHERENT

static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
{
	/* Catch bad driver code */
	BUG_ON(size == 0);

627
	preempt_disable();
628
	if (cpu_has_inclusive_pcaches) {
629
		if (size >= scache_size)
L
Linus Torvalds 已提交
630
			r4k_blast_scache();
631 632
		else
			blast_scache_range(addr, addr + size);
633
		preempt_enable();
K
Kevin Cernekee 已提交
634
		__sync();
L
Linus Torvalds 已提交
635 636 637 638 639 640 641 642
		return;
	}

	/*
	 * Either no secondary cache or the available caches don't have the
	 * subset property so we have to flush the primary caches
	 * explicitly
	 */
643
	if (cpu_has_safe_index_cacheops && size >= dcache_size) {
L
Linus Torvalds 已提交
644 645 646
		r4k_blast_dcache();
	} else {
		R4600_HIT_CACHEOP_WAR_IMPL;
647
		blast_dcache_range(addr, addr + size);
L
Linus Torvalds 已提交
648
	}
649
	preempt_enable();
L
Linus Torvalds 已提交
650 651

	bc_wback_inv(addr, size);
K
Kevin Cernekee 已提交
652
	__sync();
L
Linus Torvalds 已提交
653 654 655 656 657 658 659
}

static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
{
	/* Catch bad driver code */
	BUG_ON(size == 0);

660
	preempt_disable();
661
	if (cpu_has_inclusive_pcaches) {
662
		if (size >= scache_size)
L
Linus Torvalds 已提交
663
			r4k_blast_scache();
664 665 666 667 668 669
		else {
			/*
			 * There is no clearly documented alignment requirement
			 * for the cache instruction on MIPS processors and
			 * some processors, among them the RM5200 and RM7000
			 * QED processors will throw an address error for cache
R
Ralf Baechle 已提交
670
			 * hit ops with insufficient alignment.	 Solved by
671 672
			 * aligning the address to cache line size.
			 */
673
			blast_inv_scache_range(addr, addr + size);
674
		}
675
		preempt_enable();
K
Kevin Cernekee 已提交
676
		__sync();
L
Linus Torvalds 已提交
677 678 679
		return;
	}

680
	if (cpu_has_safe_index_cacheops && size >= dcache_size) {
L
Linus Torvalds 已提交
681 682 683
		r4k_blast_dcache();
	} else {
		R4600_HIT_CACHEOP_WAR_IMPL;
684
		blast_inv_dcache_range(addr, addr + size);
L
Linus Torvalds 已提交
685
	}
686
	preempt_enable();
L
Linus Torvalds 已提交
687 688

	bc_inv(addr, size);
K
Kevin Cernekee 已提交
689
	__sync();
L
Linus Torvalds 已提交
690 691 692 693 694 695 696 697 698 699
}
#endif /* CONFIG_DMA_NONCOHERENT */

/*
 * While we're protected against bad userland addresses we don't care
 * very much about what happens in that case.  Usually a segmentation
 * fault will dump the process later on anyway ...
 */
static void local_r4k_flush_cache_sigtramp(void * arg)
{
T
Thiemo Seufer 已提交
700 701 702
	unsigned long ic_lsize = cpu_icache_line_size();
	unsigned long dc_lsize = cpu_dcache_line_size();
	unsigned long sc_lsize = cpu_scache_line_size();
L
Linus Torvalds 已提交
703 704 705
	unsigned long addr = (unsigned long) arg;

	R4600_HIT_CACHEOP_WAR_IMPL;
706 707
	if (dc_lsize)
		protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
708
	if (!cpu_icache_snoops_remote_store && scache_size)
L
Linus Torvalds 已提交
709
		protected_writeback_scache_line(addr & ~(sc_lsize - 1));
710 711
	if (ic_lsize)
		protected_flush_icache_line(addr & ~(ic_lsize - 1));
L
Linus Torvalds 已提交
712 713 714 715 716
	if (MIPS4K_ICACHE_REFILL_WAR) {
		__asm__ __volatile__ (
			".set push\n\t"
			".set noat\n\t"
			".set mips3\n\t"
717
#ifdef CONFIG_32BIT
L
Linus Torvalds 已提交
718 719
			"la	$at,1f\n\t"
#endif
720
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
			"dla	$at,1f\n\t"
#endif
			"cache	%0,($at)\n\t"
			"nop; nop; nop\n"
			"1:\n\t"
			".set pop"
			:
			: "i" (Hit_Invalidate_I));
	}
	if (MIPS_CACHE_SYNC_WAR)
		__asm__ __volatile__ ("sync");
}

static void r4k_flush_cache_sigtramp(unsigned long addr)
{
736
	r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
L
Linus Torvalds 已提交
737 738 739 740 741 742 743 744
}

static void r4k_flush_icache_all(void)
{
	if (cpu_has_vtag_icache)
		r4k_blast_icache();
}

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
struct flush_kernel_vmap_range_args {
	unsigned long	vaddr;
	int		size;
};

static inline void local_r4k_flush_kernel_vmap_range(void *args)
{
	struct flush_kernel_vmap_range_args *vmra = args;
	unsigned long vaddr = vmra->vaddr;
	int size = vmra->size;

	/*
	 * Aliases only affect the primary caches so don't bother with
	 * S-caches or T-caches.
	 */
	if (cpu_has_safe_index_cacheops && size >= dcache_size)
		r4k_blast_dcache();
	else {
		R4600_HIT_CACHEOP_WAR_IMPL;
		blast_dcache_range(vaddr, vaddr + size);
	}
}

static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
{
	struct flush_kernel_vmap_range_args args;

	args.vaddr = (unsigned long) vaddr;
	args.size = size;

	r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
}

L
Linus Torvalds 已提交
778 779 780 781 782 783 784 785 786 787 788
static inline void rm7k_erratum31(void)
{
	const unsigned long ic_lsize = 32;
	unsigned long addr;

	/* RM7000 erratum #31. The icache is screwed at startup. */
	write_c0_taglo(0);
	write_c0_taghi(0);

	for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
		__asm__ __volatile__ (
T
Thiemo Seufer 已提交
789
			".set push\n\t"
L
Linus Torvalds 已提交
790 791 792 793 794 795 796 797 798 799 800 801 802 803
			".set noreorder\n\t"
			".set mips3\n\t"
			"cache\t%1, 0(%0)\n\t"
			"cache\t%1, 0x1000(%0)\n\t"
			"cache\t%1, 0x2000(%0)\n\t"
			"cache\t%1, 0x3000(%0)\n\t"
			"cache\t%2, 0(%0)\n\t"
			"cache\t%2, 0x1000(%0)\n\t"
			"cache\t%2, 0x2000(%0)\n\t"
			"cache\t%2, 0x3000(%0)\n\t"
			"cache\t%1, 0(%0)\n\t"
			"cache\t%1, 0x1000(%0)\n\t"
			"cache\t%1, 0x2000(%0)\n\t"
			"cache\t%1, 0x3000(%0)\n\t"
T
Thiemo Seufer 已提交
804
			".set pop\n"
L
Linus Torvalds 已提交
805 806 807 808 809
			:
			: "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
	}
}

810 811
static inline void alias_74k_erratum(struct cpuinfo_mips *c)
{
812 813 814
	unsigned int imp = c->processor_id & PRID_IMP_MASK;
	unsigned int rev = c->processor_id & PRID_REV_MASK;

815 816 817 818 819 820
	/*
	 * Early versions of the 74K do not update the cache tags on a
	 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
	 * aliases. In this case it is better to treat the cache as always
	 * having aliases.
	 */
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
	switch (imp) {
	case PRID_IMP_74K:
		if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
			c->dcache.flags |= MIPS_CACHE_VTAG;
		if (rev == PRID_REV_ENCODE_332(2, 4, 0))
			write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
		break;
	case PRID_IMP_1074K:
		if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
			c->dcache.flags |= MIPS_CACHE_VTAG;
			write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
		}
		break;
	default:
		BUG();
836 837 838
	}
}

839
static char *way_string[] = { NULL, "direct mapped", "2-way",
L
Linus Torvalds 已提交
840 841 842
	"3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
};

843
static void probe_pcache(void)
L
Linus Torvalds 已提交
844 845 846 847 848 849 850
{
	struct cpuinfo_mips *c = &current_cpu_data;
	unsigned int config = read_c0_config();
	unsigned int prid = read_c0_prid();
	unsigned long config1;
	unsigned int lsize;

851
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
852 853 854 855 856 857 858
	case CPU_R4600:			/* QED style two way caches? */
	case CPU_R4700:
	case CPU_R5000:
	case CPU_NEVADA:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 2;
859
		c->icache.waybit = __ffs(icache_size/2);
L
Linus Torvalds 已提交
860 861 862 863

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 2;
864
		c->dcache.waybit= __ffs(dcache_size/2);
L
Linus Torvalds 已提交
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880

		c->options |= MIPS_CPU_CACHE_CDEX_P;
		break;

	case CPU_R5432:
	case CPU_R5500:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 2;
		c->icache.waybit= 0;

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 2;
		c->dcache.waybit = 0;

881
		c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
L
Linus Torvalds 已提交
882 883 884 885 886 887 888 889 890 891 892 893 894 895
		break;

	case CPU_TX49XX:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 4;
		c->icache.waybit= 0;

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 4;
		c->dcache.waybit = 0;

		c->options |= MIPS_CPU_CACHE_CDEX_P;
A
Atsushi Nemoto 已提交
896
		c->options |= MIPS_CPU_PREFETCH;
L
Linus Torvalds 已提交
897 898 899 900 901 902 903 904 905 906 907 908
		break;

	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
	case CPU_R4300:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 1;
R
Ralf Baechle 已提交
909
		c->icache.waybit = 0;	/* doesn't matter */
L
Linus Torvalds 已提交
910 911 912 913 914 915 916 917 918 919 920

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 1;
		c->dcache.waybit = 0;	/* does not matter */

		c->options |= MIPS_CPU_CACHE_CDEX_P;
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
921
	case CPU_R14000:
L
Linus Torvalds 已提交
922 923 924 925 926 927 928 929 930 931 932 933 934 935
		icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
		c->icache.linesz = 64;
		c->icache.ways = 2;
		c->icache.waybit = 0;

		dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
		c->dcache.linesz = 32;
		c->dcache.ways = 2;
		c->dcache.waybit = 0;

		c->options |= MIPS_CPU_PREFETCH;
		break;

	case CPU_VR4133:
936
		write_c0_config(config & ~VR41_CONF_P4K);
L
Linus Torvalds 已提交
937 938 939 940
	case CPU_VR4131:
		/* Workaround for cache instruction bug of VR4131 */
		if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
		    c->processor_id == 0x0c82U) {
941 942 943
			config |= 0x00400000U;
			if (c->processor_id == 0x0c80U)
				config |= VR41_CONF_BP;
L
Linus Torvalds 已提交
944
			write_c0_config(config);
945 946 947
		} else
			c->options |= MIPS_CPU_CACHE_CDEX_P;

L
Linus Torvalds 已提交
948 949 950
		icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 2;
951
		c->icache.waybit = __ffs(icache_size/2);
L
Linus Torvalds 已提交
952 953 954 955

		dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 2;
956
		c->dcache.waybit = __ffs(dcache_size/2);
L
Linus Torvalds 已提交
957 958 959 960 961 962 963 964 965 966 967
		break;

	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
		icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 1;
R
Ralf Baechle 已提交
968
		c->icache.waybit = 0;	/* doesn't matter */
L
Linus Torvalds 已提交
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983

		dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 1;
		c->dcache.waybit = 0;	/* does not matter */

		c->options |= MIPS_CPU_CACHE_CDEX_P;
		break;

	case CPU_RM7000:
		rm7k_erratum31();

		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 4;
984
		c->icache.waybit = __ffs(icache_size / c->icache.ways);
L
Linus Torvalds 已提交
985 986 987 988

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 4;
989
		c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
L
Linus Torvalds 已提交
990 991 992 993 994

		c->options |= MIPS_CPU_CACHE_CDEX_P;
		c->options |= MIPS_CPU_PREFETCH;
		break;

995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	case CPU_LOONGSON2:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		if (prid & 0x3)
			c->icache.ways = 4;
		else
			c->icache.ways = 2;
		c->icache.waybit = 0;

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		if (prid & 0x3)
			c->dcache.ways = 4;
		else
			c->dcache.ways = 2;
		c->dcache.waybit = 0;
		break;

L
Linus Torvalds 已提交
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	default:
		if (!(config & MIPS_CONF_M))
			panic("Don't know how to probe P-caches on this cpu.");

		/*
		 * So we seem to be a MIPS32 or MIPS64 CPU
		 * So let's probe the I-cache ...
		 */
		config1 = read_c0_config1();

1023 1024 1025 1026 1027 1028 1029 1030
		lsize = (config1 >> 19) & 7;

		/* IL == 7 is reserved */
		if (lsize == 7)
			panic("Invalid icache line size");

		c->icache.linesz = lsize ? 2 << lsize : 0;

1031
		c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
L
Linus Torvalds 已提交
1032 1033 1034
		c->icache.ways = 1 + ((config1 >> 16) & 7);

		icache_size = c->icache.sets *
R
Ralf Baechle 已提交
1035 1036
			      c->icache.ways *
			      c->icache.linesz;
1037
		c->icache.waybit = __ffs(icache_size/c->icache.ways);
L
Linus Torvalds 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046

		if (config & 0x8)		/* VI bit */
			c->icache.flags |= MIPS_CACHE_VTAG;

		/*
		 * Now probe the MIPS32 / MIPS64 data cache.
		 */
		c->dcache.flags = 0;

1047 1048 1049 1050 1051 1052 1053 1054
		lsize = (config1 >> 10) & 7;

		/* DL == 7 is reserved */
		if (lsize == 7)
			panic("Invalid dcache line size");

		c->dcache.linesz = lsize ? 2 << lsize : 0;

1055
		c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
L
Linus Torvalds 已提交
1056 1057 1058
		c->dcache.ways = 1 + ((config1 >> 7) & 7);

		dcache_size = c->dcache.sets *
R
Ralf Baechle 已提交
1059 1060
			      c->dcache.ways *
			      c->dcache.linesz;
1061
		c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
L
Linus Torvalds 已提交
1062 1063 1064 1065 1066 1067 1068

		c->options |= MIPS_CPU_PREFETCH;
		break;
	}

	/*
	 * Processor configuration sanity check for the R4000SC erratum
R
Ralf Baechle 已提交
1069
	 * #5.	With page sizes larger than 32kB there is no possibility
L
Linus Torvalds 已提交
1070 1071 1072 1073 1074
	 * to get a VCE exception anymore so we don't care about this
	 * misconfiguration.  The case is rather theoretical anyway;
	 * presumably no vendor is shipping his hardware in the "bad"
	 * configuration.
	 */
1075 1076
	if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
	    (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
L
Linus Torvalds 已提交
1077 1078 1079 1080 1081 1082 1083 1084
	    !(config & CONF_SC) && c->icache.linesz != 16 &&
	    PAGE_SIZE <= 0x8000)
		panic("Improper R4000SC processor configuration detected");

	/* compute a couple of other cache variables */
	c->icache.waysize = icache_size / c->icache.ways;
	c->dcache.waysize = dcache_size / c->dcache.ways;

1085 1086 1087 1088
	c->icache.sets = c->icache.linesz ?
		icache_size / (c->icache.linesz * c->icache.ways) : 0;
	c->dcache.sets = c->dcache.linesz ?
		dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
L
Linus Torvalds 已提交
1089 1090 1091 1092 1093 1094 1095

	/*
	 * R10000 and R12000 P-caches are odd in a positive way.  They're 32kB
	 * 2-way virtually indexed so normally would suffer from aliases.  So
	 * normally they'd suffer from aliases but magic in the hardware deals
	 * with that for us so we don't need to take care ourselves.
	 */
1096
	switch (current_cpu_type()) {
1097
	case CPU_20KC:
R
Ralf Baechle 已提交
1098
	case CPU_25KF:
1099 1100
	case CPU_SB1:
	case CPU_SB1A:
1101
	case CPU_XLR:
1102
		c->dcache.flags |= MIPS_CACHE_PINDEX;
1103 1104
		break;

1105 1106
	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
1107
	case CPU_R14000:
1108
		break;
1109

1110
	case CPU_M14KC:
1111
	case CPU_M14KEC:
1112
	case CPU_24K:
1113
	case CPU_34K:
1114
	case CPU_74K:
1115
	case CPU_1004K:
1116
	case CPU_INTERAPTIV:
1117
	case CPU_PROAPTIV:
1118
		if (current_cpu_type() == CPU_74K)
1119
			alias_74k_erratum(c);
1120 1121 1122 1123 1124 1125 1126 1127
		if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
		    (c->icache.waysize > PAGE_SIZE))
			c->icache.flags |= MIPS_CACHE_ALIASES;
		if (read_c0_config7() & MIPS_CONF7_AR) {
			/*
			 * Effectively physically indexed dcache,
			 * thus no virtual aliases.
			*/
1128 1129 1130
			c->dcache.flags |= MIPS_CACHE_PINDEX;
			break;
		}
1131
	default:
1132 1133
		if (c->dcache.waysize > PAGE_SIZE)
			c->dcache.flags |= MIPS_CACHE_ALIASES;
1134
	}
L
Linus Torvalds 已提交
1135

1136
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1137 1138 1139 1140 1141 1142 1143 1144
	case CPU_20KC:
		/*
		 * Some older 20Kc chips doesn't have the 'VI' bit in
		 * the config register.
		 */
		c->icache.flags |= MIPS_CACHE_VTAG;
		break;

1145
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
1146 1147 1148
		c->icache.flags |= MIPS_CACHE_IC_F_DC;
		break;

1149 1150 1151 1152 1153 1154 1155
	case CPU_LOONGSON2:
		/*
		 * LOONGSON2 has 4 way icache, but when using indexed cache op,
		 * one op will act on all 4 ways
		 */
		c->icache.ways = 1;
	}
1156

L
Linus Torvalds 已提交
1157 1158
	printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
	       icache_size >> 10,
1159
	       c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
L
Linus Torvalds 已提交
1160 1161
	       way_string[c->icache.ways], c->icache.linesz);

1162 1163 1164 1165 1166 1167
	printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
	       dcache_size >> 10, way_string[c->dcache.ways],
	       (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
	       (c->dcache.flags & MIPS_CACHE_ALIASES) ?
			"cache aliases" : "no aliases",
	       c->dcache.linesz);
L
Linus Torvalds 已提交
1168 1169 1170 1171 1172 1173 1174 1175
}

/*
 * If you even _breathe_ on this function, look at the gcc output and make sure
 * it does not pop things on and off the stack for the cache sizing loop that
 * executes in KSEG1 space or else you will crash and burn badly.  You have
 * been warned.
 */
1176
static int probe_scache(void)
L
Linus Torvalds 已提交
1177 1178 1179 1180 1181 1182 1183 1184
{
	unsigned long flags, addr, begin, end, pow2;
	unsigned int config = read_c0_config();
	struct cpuinfo_mips *c = &current_cpu_data;

	if (config & CONF_SC)
		return 0;

1185
	begin = (unsigned long) &_stext;
L
Linus Torvalds 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
	begin &= ~((4 * 1024 * 1024) - 1);
	end = begin + (4 * 1024 * 1024);

	/*
	 * This is such a bitch, you'd think they would make it easy to do
	 * this.  Away you daemons of stupidity!
	 */
	local_irq_save(flags);

	/* Fill each size-multiple cache line with a valid tag. */
	pow2 = (64 * 1024);
	for (addr = begin; addr < end; addr = (begin + pow2)) {
		unsigned long *p = (unsigned long *) addr;
		__asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
		pow2 <<= 1;
	}

	/* Load first line with zero (therefore invalid) tag. */
	write_c0_taglo(0);
	write_c0_taghi(0);
	__asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
	cache_op(Index_Store_Tag_I, begin);
	cache_op(Index_Store_Tag_D, begin);
	cache_op(Index_Store_Tag_SD, begin);

	/* Now search for the wrap around point. */
	pow2 = (128 * 1024);
	for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
		cache_op(Index_Load_Tag_SD, addr);
		__asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
		if (!read_c0_taglo())
			break;
		pow2 <<= 1;
	}
	local_irq_restore(flags);
	addr -= begin;

	scache_size = addr;
	c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
	c->scache.ways = 1;
	c->dcache.waybit = 0;		/* does not matter */

	return 1;
}

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
static void __init loongson2_sc_init(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	scache_size = 512*1024;
	c->scache.linesz = 32;
	c->scache.ways = 4;
	c->scache.waybit = 0;
	c->scache.waysize = scache_size / (c->scache.ways);
	c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
	pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);

	c->options |= MIPS_CPU_INCLUSIVE_CACHES;
}

L
Linus Torvalds 已提交
1247 1248
extern int r5k_sc_init(void);
extern int rm7k_sc_init(void);
1249
extern int mips_sc_init(void);
L
Linus Torvalds 已提交
1250

1251
static void setup_scache(void)
L
Linus Torvalds 已提交
1252 1253 1254 1255 1256 1257 1258 1259
{
	struct cpuinfo_mips *c = &current_cpu_data;
	unsigned int config = read_c0_config();
	int sc_present = 0;

	/*
	 * Do the probing thing on R4000SC and R4400SC processors.  Other
	 * processors don't have a S-cache that would be relevant to the
J
Joe Perches 已提交
1260
	 * Linux memory management.
L
Linus Torvalds 已提交
1261
	 */
1262
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1263 1264 1265 1266
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400SC:
	case CPU_R4400MC:
1267
		sc_present = run_uncached(probe_scache);
L
Linus Torvalds 已提交
1268 1269 1270 1271 1272 1273
		if (sc_present)
			c->options |= MIPS_CPU_CACHE_CDEX_S;
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
1274
	case CPU_R14000:
L
Linus Torvalds 已提交
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
		scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
		c->scache.linesz = 64 << ((config >> 13) & 1);
		c->scache.ways = 2;
		c->scache.waybit= 0;
		sc_present = 1;
		break;

	case CPU_R5000:
	case CPU_NEVADA:
#ifdef CONFIG_R5000_CPU_SCACHE
		r5k_sc_init();
#endif
R
Ralf Baechle 已提交
1287
		return;
L
Linus Torvalds 已提交
1288 1289 1290 1291 1292 1293 1294

	case CPU_RM7000:
#ifdef CONFIG_RM7000_CPU_SCACHE
		rm7k_sc_init();
#endif
		return;

1295 1296 1297
	case CPU_LOONGSON2:
		loongson2_sc_init();
		return;
1298

J
Jayachandran C 已提交
1299 1300 1301
	case CPU_XLP:
		/* don't need to worry about L2, fully coherent */
		return;
1302

L
Linus Torvalds 已提交
1303
	default:
1304 1305
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
#ifdef CONFIG_MIPS_CPU_SCACHE
			if (mips_sc_init ()) {
				scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
				printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
				       scache_size >> 10,
				       way_string[c->scache.ways], c->scache.linesz);
			}
#else
			if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
				panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
#endif
			return;
		}
L
Linus Torvalds 已提交
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
		sc_present = 0;
	}

	if (!sc_present)
		return;

	/* compute a couple of other cache variables */
	c->scache.waysize = scache_size / c->scache.ways;

	c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);

	printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);

1333
	c->options |= MIPS_CPU_INCLUSIVE_CACHES;
L
Linus Torvalds 已提交
1334 1335
}

1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
void au1x00_fixup_config_od(void)
{
	/*
	 * c0_config.od (bit 19) was write only (and read as 0)
	 * on the early revisions of Alchemy SOCs.  It disables the bus
	 * transaction overlapping and needs to be set to fix various errata.
	 */
	switch (read_c0_prid()) {
	case 0x00030100: /* Au1000 DA */
	case 0x00030201: /* Au1000 HA */
	case 0x00030202: /* Au1000 HB */
	case 0x01030200: /* Au1500 AB */
	/*
	 * Au1100 errata actually keeps silence about this bit, so we set it
	 * just in case for those revisions that require it to be set according
1351
	 * to the (now gone) cpu table.
1352 1353 1354 1355 1356 1357 1358 1359 1360
	 */
	case 0x02030200: /* Au1100 AB */
	case 0x02030201: /* Au1100 BA */
	case 0x02030202: /* Au1100 BC */
		set_c0_config(1 << 19);
		break;
	}
}

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
/* CP0 hazard avoidance. */
#define NXP_BARRIER()							\
	 __asm__ __volatile__(						\
	".set noreorder\n\t"						\
	"nop; nop; nop; nop; nop; nop;\n\t"				\
	".set reorder\n\t")

static void nxp_pr4450_fixup_config(void)
{
	unsigned long config0;

	config0 = read_c0_config();

	/* clear all three cache coherency fields */
	config0 &= ~(0x7 | (7 << 25) | (7 << 28));
	config0 |= (((_page_cachable_default >> _CACHE_SHIFT) <<  0) |
		    ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
		    ((_page_cachable_default >> _CACHE_SHIFT) << 28));
	write_c0_config(config0);
	NXP_BARRIER();
}

1383
static int cca = -1;
1384 1385 1386 1387 1388

static int __init cca_setup(char *str)
{
	get_option(&str, &cca);

1389
	return 0;
1390 1391
}

1392
early_param("cca", cca_setup);
1393

1394
static void coherency_setup(void)
L
Linus Torvalds 已提交
1395
{
1396 1397 1398 1399 1400 1401
	if (cca < 0 || cca > 7)
		cca = read_c0_config() & CONF_CM_CMASK;
	_page_cachable_default = cca << _CACHE_SHIFT;

	pr_debug("Using cache attribute %d\n", cca);
	change_c0_config(CONF_CM_CMASK, cca);
L
Linus Torvalds 已提交
1402 1403 1404 1405 1406 1407 1408 1409

	/*
	 * c0_status.cu=0 specifies that updates by the sc instruction use
	 * the coherency mode specified by the TLB; 1 means cachable
	 * coherent update on write will be used.  Not all processors have
	 * this bit and; some wire it to zero, others like Toshiba had the
	 * silly idea of putting something else there ...
	 */
1410
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1411 1412 1413 1414 1415 1416 1417 1418
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		clear_c0_config(CONF_CU);
		break;
1419
	/*
R
Ralf Baechle 已提交
1420
	 * We need to catch the early Alchemy SOCs with
1421 1422
	 * the write-only co_config.od bit and set it back to one on:
	 * Au1000 rev DA, HA, HB;  Au1100 AB, BA, BC, Au1500 AB
1423
	 */
1424
	case CPU_ALCHEMY:
1425 1426
		au1x00_fixup_config_od();
		break;
1427 1428 1429 1430

	case PRID_IMP_PR4450:
		nxp_pr4450_fixup_config();
		break;
L
Linus Torvalds 已提交
1431 1432 1433
	}
}

1434
static void r4k_cache_error_setup(void)
L
Linus Torvalds 已提交
1435
{
1436 1437
	extern char __weak except_vec2_generic;
	extern char __weak except_vec2_sb1;
L
Linus Torvalds 已提交
1438

1439
	switch (current_cpu_type()) {
1440 1441 1442 1443 1444 1445 1446 1447 1448
	case CPU_SB1:
	case CPU_SB1A:
		set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
		break;

	default:
		set_uncached_handler(0x100, &except_vec2_generic, 0x80);
		break;
	}
1449 1450
}

1451
void r4k_cache_init(void)
1452 1453 1454 1455
{
	extern void build_clear_page(void);
	extern void build_copy_page(void);
	struct cpuinfo_mips *c = &current_cpu_data;
L
Linus Torvalds 已提交
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474

	probe_pcache();
	setup_scache();

	r4k_blast_dcache_page_setup();
	r4k_blast_dcache_page_indexed_setup();
	r4k_blast_dcache_setup();
	r4k_blast_icache_page_setup();
	r4k_blast_icache_page_indexed_setup();
	r4k_blast_icache_setup();
	r4k_blast_scache_page_setup();
	r4k_blast_scache_page_indexed_setup();
	r4k_blast_scache_setup();

	/*
	 * Some MIPS32 and MIPS64 processors have physically indexed caches.
	 * This code supports virtually indexed processors and will be
	 * unnecessarily inefficient on physically indexed processors.
	 */
1475 1476 1477 1478 1479 1480
	if (c->dcache.linesz)
		shm_align_mask = max_t( unsigned long,
					c->dcache.sets * c->dcache.linesz - 1,
					PAGE_SIZE - 1);
	else
		shm_align_mask = PAGE_SIZE-1;
1481 1482 1483 1484

	__flush_cache_vmap	= r4k__flush_cache_vmap;
	__flush_cache_vunmap	= r4k__flush_cache_vunmap;

R
Ralf Baechle 已提交
1485
	flush_cache_all		= cache_noop;
L
Linus Torvalds 已提交
1486 1487 1488 1489 1490
	__flush_cache_all	= r4k___flush_cache_all;
	flush_cache_mm		= r4k_flush_cache_mm;
	flush_cache_page	= r4k_flush_cache_page;
	flush_cache_range	= r4k_flush_cache_range;

1491 1492
	__flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;

L
Linus Torvalds 已提交
1493 1494
	flush_cache_sigtramp	= r4k_flush_cache_sigtramp;
	flush_icache_all	= r4k_flush_icache_all;
1495
	local_flush_data_cache_page	= local_r4k_flush_data_cache_page;
L
Linus Torvalds 已提交
1496 1497
	flush_data_cache_page	= r4k_flush_data_cache_page;
	flush_icache_range	= r4k_flush_icache_range;
1498
	local_flush_icache_range	= local_r4k_flush_icache_range;
L
Linus Torvalds 已提交
1499

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
#if defined(CONFIG_DMA_NONCOHERENT)
	if (coherentio) {
		_dma_cache_wback_inv	= (void *)cache_noop;
		_dma_cache_wback	= (void *)cache_noop;
		_dma_cache_inv		= (void *)cache_noop;
	} else {
		_dma_cache_wback_inv	= r4k_dma_cache_wback_inv;
		_dma_cache_wback	= r4k_dma_cache_wback_inv;
		_dma_cache_inv		= r4k_dma_cache_inv;
	}
L
Linus Torvalds 已提交
1510 1511 1512 1513
#endif

	build_clear_page();
	build_copy_page();
1514 1515 1516 1517 1518 1519

	/*
	 * We want to run CMP kernels on core with and without coherent
	 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
	 * or not to flush caches.
	 */
1520
	local_r4k___flush_cache_all(NULL);
1521

1522
	coherency_setup();
1523
	board_cache_error_setup = r4k_cache_error_setup;
L
Linus Torvalds 已提交
1524
}