sata_sil24.c 33.4 KB
Newer Older
T
Tejun Heo 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
 *
 * Copyright 2005  Tejun Heo
 *
 * Based on preview driver from Silicon Image.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2, or (at your option) any
 * later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
27
#include <linux/device.h>
T
Tejun Heo 已提交
28
#include <scsi/scsi_host.h>
29
#include <scsi/scsi_cmnd.h>
T
Tejun Heo 已提交
30 31 32 33
#include <linux/libata.h>
#include <asm/io.h>

#define DRV_NAME	"sata_sil24"
J
Jeff Garzik 已提交
34
#define DRV_VERSION	"0.3"
T
Tejun Heo 已提交
35 36 37 38 39

/*
 * Port request block (PRB) 32 bytes
 */
struct sil24_prb {
40 41 42
	__le16	ctrl;
	__le16	prot;
	__le32	rx_cnt;
T
Tejun Heo 已提交
43 44 45 46 47 48 49
	u8	fis[6 * 4];
};

/*
 * Scatter gather entry (SGE) 16 bytes
 */
struct sil24_sge {
50 51 52
	__le64	addr;
	__le32	cnt;
	__le32	flags;
T
Tejun Heo 已提交
53 54 55 56 57 58
};

/*
 * Port multiplier
 */
struct sil24_port_multiplier {
59 60
	__le32	diag;
	__le32	sactive;
T
Tejun Heo 已提交
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
};

enum {
	/*
	 * Global controller registers (128 bytes @ BAR0)
	 */
		/* 32 bit regs */
	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
	HOST_CTRL		= 0x40,
	HOST_IRQ_STAT		= 0x44,
	HOST_PHY_CFG		= 0x48,
	HOST_BIST_CTRL		= 0x50,
	HOST_BIST_PTRN		= 0x54,
	HOST_BIST_STAT		= 0x58,
	HOST_MEM_BIST_STAT	= 0x5c,
	HOST_FLASH_CMD		= 0x70,
		/* 8 bit regs */
	HOST_FLASH_DATA		= 0x74,
	HOST_TRANSITION_DETECT	= 0x75,
	HOST_GPIO_CTRL		= 0x76,
	HOST_I2C_ADDR		= 0x78, /* 32 bit */
	HOST_I2C_DATA		= 0x7c,
	HOST_I2C_XFER_CNT	= 0x7e,
	HOST_I2C_CTRL		= 0x7f,

	/* HOST_SLOT_STAT bits */
	HOST_SSTAT_ATTN		= (1 << 31),

89 90 91 92 93 94
	/* HOST_CTRL bits */
	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
95
	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
96

T
Tejun Heo 已提交
97 98 99 100 101
	/*
	 * Port registers
	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
	 */
	PORT_REGS_SIZE		= 0x2000,
102

103
	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
104
	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
T
Tejun Heo 已提交
105

106
	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
107 108 109 110
	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */

T
Tejun Heo 已提交
111
		/* 32 bit regs */
112 113 114 115 116
	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
T
Tejun Heo 已提交
117
	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
118 119
	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
	PORT_CMD_ERR		= 0x1024, /* command error number */
T
Tejun Heo 已提交
120 121 122 123 124 125 126 127 128 129 130 131 132
	PORT_FIS_CFG		= 0x1028,
	PORT_FIFO_THRES		= 0x102c,
		/* 16 bit regs */
	PORT_DECODE_ERR_CNT	= 0x1040,
	PORT_DECODE_ERR_THRESH	= 0x1042,
	PORT_CRC_ERR_CNT	= 0x1044,
	PORT_CRC_ERR_THRESH	= 0x1046,
	PORT_HSHK_ERR_CNT	= 0x1048,
	PORT_HSHK_ERR_THRESH	= 0x104a,
		/* 32 bit regs */
	PORT_PHY_CFG		= 0x1050,
	PORT_SLOT_STAT		= 0x1800,
	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
133
	PORT_CONTEXT		= 0x1e04,
T
Tejun Heo 已提交
134 135 136 137 138 139 140 141 142 143 144 145
	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
	PORT_SCONTROL		= 0x1f00,
	PORT_SSTATUS		= 0x1f04,
	PORT_SERROR		= 0x1f08,
	PORT_SACTIVE		= 0x1f0c,

	/* PORT_CTRL_STAT bits */
	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
	PORT_CS_INIT		= (1 << 2), /* port initialize */
	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
T
Tejun Heo 已提交
146
	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
147
	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
148
	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
149
	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
150
	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
T
Tejun Heo 已提交
151 152 153 154 155 156 157 158 159

	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
	/* bits[11:0] are masked */
	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
160 161 162 163 164
	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
165
	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
T
Tejun Heo 已提交
166

167
	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
168 169
				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
				  PORT_IRQ_UNK_FIS,
170

T
Tejun Heo 已提交
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
	/* bits[27:16] are unmasked (raw) */
	PORT_IRQ_RAW_SHIFT	= 16,
	PORT_IRQ_MASKED_MASK	= 0x7ff,
	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),

	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
	PORT_IRQ_STEER_SHIFT	= 30,
	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),

	/* PORT_CMD_ERR constants */
	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
T
Tejun Heo 已提交
200
	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
T
Tejun Heo 已提交
201
	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
202
	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
T
Tejun Heo 已提交
203

T
Tejun Heo 已提交
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	/* bits of PRB control field */
	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */

	/* PRB protocol field */
	PRB_PROT_PACKET		= (1 << 0),
	PRB_PROT_TCQ		= (1 << 1),
	PRB_PROT_NCQ		= (1 << 2),
	PRB_PROT_READ		= (1 << 3),
	PRB_PROT_WRITE		= (1 << 4),
	PRB_PROT_TRANSPARENT	= (1 << 5),

T
Tejun Heo 已提交
219 220 221 222
	/*
	 * Other constants
	 */
	SGE_TRM			= (1 << 31), /* Last SGE in chain */
T
Tejun Heo 已提交
223 224 225 226
	SGE_LNK			= (1 << 30), /* linked list
						Points to SGT, not SGE */
	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
						data address ignored */
T
Tejun Heo 已提交
227

228 229
	SIL24_MAX_CMDS		= 31,

T
Tejun Heo 已提交
230 231 232
	/* board id */
	BID_SIL3124		= 0,
	BID_SIL3132		= 1,
233
	BID_SIL3131		= 2,
T
Tejun Heo 已提交
234

235 236
	/* host flags */
	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
237
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
238
				  ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY,
239
	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
240

T
Tejun Heo 已提交
241 242 243
	IRQ_STAT_4PORTS		= 0xf,
};

T
Tejun Heo 已提交
244
struct sil24_ata_block {
T
Tejun Heo 已提交
245 246 247 248
	struct sil24_prb prb;
	struct sil24_sge sge[LIBATA_MAX_PRD];
};

T
Tejun Heo 已提交
249 250 251 252 253 254 255 256 257 258 259
struct sil24_atapi_block {
	struct sil24_prb prb;
	u8 cdb[16];
	struct sil24_sge sge[LIBATA_MAX_PRD - 1];
};

union sil24_cmd_block {
	struct sil24_ata_block ata;
	struct sil24_atapi_block atapi;
};

260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
static struct sil24_cerr_info {
	unsigned int err_mask, action;
	const char *desc;
} sil24_cerr_db[] = {
	[0]			= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error" },
	[PORT_CERR_DEV]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error via D2H FIS" },
	[PORT_CERR_SDB]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error via SDB FIS" },
	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
				    "error in data FIS" },
	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
				    "failed to transmit command FIS" },
	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
				     "protocol mismatch" },
	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "data directon mismatch" },
	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "ran out of SGEs while writing" },
	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "ran out of SGEs while reading" },
	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "invalid data directon for ATAPI CDB" },
	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
				     "SGT no on qword boundary" },
	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while fetching SGT" },
	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while fetching SGT" },
	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while fetching SGT" },
	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
				     "PRB not on qword boundary" },
	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while fetching PRB" },
	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while fetching PRB" },
	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while fetching PRB" },
	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "undefined error while transferring data" },
	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while transferring data" },
	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while transferring data" },
	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while transferring data" },
	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "FIS received while sending service FIS" },
};

T
Tejun Heo 已提交
312 313 314 315 316 317 318
/*
 * ap->private_data
 *
 * The preview driver always returned 0 for status.  We emulate it
 * here from the previous interrupt.
 */
struct sil24_port_priv {
T
Tejun Heo 已提交
319
	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
T
Tejun Heo 已提交
320
	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
321
	struct ata_taskfile tf;			/* Cached taskfile registers */
T
Tejun Heo 已提交
322 323
};

J
Jeff Garzik 已提交
324
/* ap->host->private_data */
T
Tejun Heo 已提交
325
struct sil24_host_priv {
326 327
	void __iomem *host_base;	/* global controller control (128 bytes @BAR0) */
	void __iomem *port_base;	/* port registers (4 * 8192 bytes @BAR2) */
T
Tejun Heo 已提交
328 329
};

T
Tejun Heo 已提交
330
static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
T
Tejun Heo 已提交
331 332 333
static u8 sil24_check_status(struct ata_port *ap);
static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
334
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
T
Tejun Heo 已提交
335
static void sil24_qc_prep(struct ata_queued_cmd *qc);
336
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
337
static void sil24_irq_clear(struct ata_port *ap);
338
static irqreturn_t sil24_interrupt(int irq, void *dev_instance);
339 340 341 342
static void sil24_freeze(struct ata_port *ap);
static void sil24_thaw(struct ata_port *ap);
static void sil24_error_handler(struct ata_port *ap);
static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
343 344
static int sil24_port_start(struct ata_port *ap);
static void sil24_port_stop(struct ata_port *ap);
J
Jeff Garzik 已提交
345
static void sil24_host_stop(struct ata_host *host);
T
Tejun Heo 已提交
346
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
347
#ifdef CONFIG_PM
348
static int sil24_pci_device_resume(struct pci_dev *pdev);
349
#endif
T
Tejun Heo 已提交
350

351
static const struct pci_device_id sil24_pci_tbl[] = {
352 353 354 355 356 357
	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },

T
Tejun Heo 已提交
358
	{ } /* terminate list */
T
Tejun Heo 已提交
359 360 361 362 363 364 365
};

static struct pci_driver sil24_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= sil24_pci_tbl,
	.probe			= sil24_init_one,
	.remove			= ata_pci_remove_one, /* safe? */
366
#ifdef CONFIG_PM
367 368
	.suspend		= ata_pci_device_suspend,
	.resume			= sil24_pci_device_resume,
369
#endif
T
Tejun Heo 已提交
370 371
};

372
static struct scsi_host_template sil24_sht = {
T
Tejun Heo 已提交
373 374 375 376
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
377 378
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= SIL24_MAX_CMDS,
T
Tejun Heo 已提交
379 380 381 382 383 384 385 386
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
387
	.slave_destroy		= ata_scsi_slave_destroy,
T
Tejun Heo 已提交
388
	.bios_param		= ata_std_bios_param,
389 390
	.suspend		= ata_scsi_device_suspend,
	.resume			= ata_scsi_device_resume,
T
Tejun Heo 已提交
391 392
};

J
Jeff Garzik 已提交
393
static const struct ata_port_operations sil24_ops = {
T
Tejun Heo 已提交
394 395
	.port_disable		= ata_port_disable,

T
Tejun Heo 已提交
396 397
	.dev_config		= sil24_dev_config,

T
Tejun Heo 已提交
398 399 400 401
	.check_status		= sil24_check_status,
	.check_altstatus	= sil24_check_status,
	.dev_select		= ata_noop_dev_select,

402 403
	.tf_read		= sil24_tf_read,

T
Tejun Heo 已提交
404 405 406 407 408 409 410 411 412
	.qc_prep		= sil24_qc_prep,
	.qc_issue		= sil24_qc_issue,

	.irq_handler		= sil24_interrupt,
	.irq_clear		= sil24_irq_clear,

	.scr_read		= sil24_scr_read,
	.scr_write		= sil24_scr_write,

413 414 415 416 417
	.freeze			= sil24_freeze,
	.thaw			= sil24_thaw,
	.error_handler		= sil24_error_handler,
	.post_internal_cmd	= sil24_post_internal_cmd,

T
Tejun Heo 已提交
418 419 420 421 422
	.port_start		= sil24_port_start,
	.port_stop		= sil24_port_stop,
	.host_stop		= sil24_host_stop,
};

423
/*
J
Jeff Garzik 已提交
424
 * Use bits 30-31 of port_flags to encode available port numbers.
425 426 427 428 429
 * Current maxium is 4.
 */
#define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
#define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)

T
Tejun Heo 已提交
430 431 432 433
static struct ata_port_info sil24_port_info[] = {
	/* sil_3124 */
	{
		.sht		= &sil24_sht,
J
Jeff Garzik 已提交
434
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
435
				  SIL24_FLAG_PCIX_IRQ_WOC,
T
Tejun Heo 已提交
436 437 438 439 440
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
441
	/* sil_3132 */
T
Tejun Heo 已提交
442 443
	{
		.sht		= &sil24_sht,
J
Jeff Garzik 已提交
444
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
445 446 447 448 449 450 451 452
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
	/* sil_3131/sil_3531 */
	{
		.sht		= &sil24_sht,
J
Jeff Garzik 已提交
453
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
T
Tejun Heo 已提交
454 455 456 457 458 459 460
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
};

461 462 463 464 465 466 467
static int sil24_tag(int tag)
{
	if (unlikely(ata_tag_internal(tag)))
		return 0;
	return tag;
}

T
Tejun Heo 已提交
468 469 470 471
static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
{
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;

472
	if (dev->cdb_len == 16)
T
Tejun Heo 已提交
473 474 475 476 477
		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
	else
		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
}

478 479 480
static inline void sil24_update_tf(struct ata_port *ap)
{
	struct sil24_port_priv *pp = ap->private_data;
481 482 483
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	struct sil24_prb __iomem *prb = port;
	u8 fis[6 * 4];
484

485 486
	memcpy_fromio(fis, prb->fis, 6 * 4);
	ata_tf_from_fis(fis, &pp->tf);
487 488
}

T
Tejun Heo 已提交
489 490
static u8 sil24_check_status(struct ata_port *ap)
{
491 492
	struct sil24_port_priv *pp = ap->private_data;
	return pp->tf.command;
T
Tejun Heo 已提交
493 494 495 496 497 498 499 500 501 502 503
}

static int sil24_scr_map[] = {
	[SCR_CONTROL]	= 0,
	[SCR_STATUS]	= 1,
	[SCR_ERROR]	= 2,
	[SCR_ACTIVE]	= 3,
};

static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
{
504
	void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
T
Tejun Heo 已提交
505
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
506
		void __iomem *addr;
T
Tejun Heo 已提交
507 508 509 510 511 512 513 514
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
	}
	return 0xffffffffU;
}

static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
{
515
	void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
T
Tejun Heo 已提交
516
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
517
		void __iomem *addr;
T
Tejun Heo 已提交
518 519 520 521 522
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
	}
}

523 524 525 526 527 528
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct sil24_port_priv *pp = ap->private_data;
	*tf = pp->tf;
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
static int sil24_init_port(struct ata_port *ap)
{
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	u32 tmp;

	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
	ata_wait_register(port + PORT_CTRL_STAT,
			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
	tmp = ata_wait_register(port + PORT_CTRL_STAT,
				PORT_CS_RDY, 0, 10, 100);

	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
		return -EIO;
	return 0;
}

545
static int sil24_softreset(struct ata_port *ap, unsigned int *class)
T
Tejun Heo 已提交
546
{
T
Tejun Heo 已提交
547 548
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
549
	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
T
Tejun Heo 已提交
550
	dma_addr_t paddr = pp->cmd_block_dma;
551
	u32 mask, irq_stat;
552
	const char *reason;
T
Tejun Heo 已提交
553

554 555
	DPRINTK("ENTER\n");

556
	if (ata_port_offline(ap)) {
557 558 559 560 561
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		goto out;
	}

562 563 564 565 566 567
	/* put the port into known state */
	if (sil24_init_port(ap)) {
		reason ="port not ready";
		goto err;
	}

568
	/* do SRST */
569
	prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
570
	prb->fis[1] = 0; /* no PMP yet */
T
Tejun Heo 已提交
571 572

	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
T
Tejun Heo 已提交
573
	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
T
Tejun Heo 已提交
574

575 576 577
	mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
	irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
				     100, ATA_TMOUT_BOOT / HZ * 1000);
T
Tejun Heo 已提交
578

579 580
	writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
	irq_stat >>= PORT_IRQ_RAW_SHIFT;
T
Tejun Heo 已提交
581

582
	if (!(irq_stat & PORT_IRQ_COMPLETE)) {
583 584 585 586 587
		if (irq_stat & PORT_IRQ_ERROR)
			reason = "SRST command error";
		else
			reason = "timeout";
		goto err;
588
	}
589 590 591 592

	sil24_update_tf(ap);
	*class = ata_dev_classify(&pp->tf);

593 594
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
T
Tejun Heo 已提交
595

596
 out:
597
	DPRINTK("EXIT, class=%u\n", *class);
T
Tejun Heo 已提交
598
	return 0;
599 600

 err:
601
	ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
602
	return -EIO;
T
Tejun Heo 已提交
603 604
}

605
static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
T
Tejun Heo 已提交
606
{
607 608
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	const char *reason;
609
	int tout_msec, rc;
610 611 612
	u32 tmp;

	/* sil24 does the right thing(tm) without any protection */
613
	sata_set_spd(ap);
614 615

	tout_msec = 100;
616
	if (ata_port_online(ap))
617 618 619 620 621 622
		tout_msec = 5000;

	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
	tmp = ata_wait_register(port + PORT_CTRL_STAT,
				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);

623 624
	/* SStatus oscillates between zero and valid status after
	 * DEV_RST, debounce it.
625
	 */
626
	rc = sata_phy_debounce(ap, sata_deb_timing_long);
627 628 629 630
	if (rc) {
		reason = "PHY debouncing failed";
		goto err;
	}
631 632

	if (tmp & PORT_CS_DEV_RST) {
633
		if (ata_port_offline(ap))
634 635 636 637 638
			return 0;
		reason = "link not ready";
		goto err;
	}

639 640 641 642 643
	/* Sil24 doesn't store signature FIS after hardreset, so we
	 * can't wait for BSY to clear.  Some devices take a long time
	 * to get ready and those devices will choke if we don't wait
	 * for BSY clearance here.  Tell libata to perform follow-up
	 * softreset.
644
	 */
645
	return -EAGAIN;
646 647

 err:
648
	ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
649
	return -EIO;
T
Tejun Heo 已提交
650 651
}

T
Tejun Heo 已提交
652
static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
T
Tejun Heo 已提交
653
				 struct sil24_sge *sge)
T
Tejun Heo 已提交
654
{
655 656
	struct scatterlist *sg;
	unsigned int idx = 0;
T
Tejun Heo 已提交
657

658
	ata_for_each_sg(sg, qc) {
T
Tejun Heo 已提交
659 660
		sge->addr = cpu_to_le64(sg_dma_address(sg));
		sge->cnt = cpu_to_le32(sg_dma_len(sg));
661 662 663 664 665 666 667
		if (ata_sg_is_last(sg, qc))
			sge->flags = cpu_to_le32(SGE_TRM);
		else
			sge->flags = 0;

		sge++;
		idx++;
T
Tejun Heo 已提交
668 669 670 671 672 673 674
	}
}

static void sil24_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
675
	union sil24_cmd_block *cb;
T
Tejun Heo 已提交
676 677
	struct sil24_prb *prb;
	struct sil24_sge *sge;
678
	u16 ctrl = 0;
T
Tejun Heo 已提交
679

680 681
	cb = &pp->cmd_block[sil24_tag(qc->tag)];

T
Tejun Heo 已提交
682 683 684
	switch (qc->tf.protocol) {
	case ATA_PROT_PIO:
	case ATA_PROT_DMA:
685
	case ATA_PROT_NCQ:
T
Tejun Heo 已提交
686
	case ATA_PROT_NODATA:
T
Tejun Heo 已提交
687 688
		prb = &cb->ata.prb;
		sge = cb->ata.sge;
T
Tejun Heo 已提交
689
		break;
T
Tejun Heo 已提交
690 691 692 693 694 695 696

	case ATA_PROT_ATAPI:
	case ATA_PROT_ATAPI_DMA:
	case ATA_PROT_ATAPI_NODATA:
		prb = &cb->atapi.prb;
		sge = cb->atapi.sge;
		memset(cb->atapi.cdb, 0, 32);
697
		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
T
Tejun Heo 已提交
698 699 700

		if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
			if (qc->tf.flags & ATA_TFLAG_WRITE)
701
				ctrl = PRB_CTRL_PACKET_WRITE;
T
Tejun Heo 已提交
702
			else
703 704
				ctrl = PRB_CTRL_PACKET_READ;
		}
T
Tejun Heo 已提交
705 706
		break;

T
Tejun Heo 已提交
707
	default:
T
Tejun Heo 已提交
708 709
		prb = NULL;	/* shut up, gcc */
		sge = NULL;
T
Tejun Heo 已提交
710 711 712
		BUG();
	}

713
	prb->ctrl = cpu_to_le16(ctrl);
T
Tejun Heo 已提交
714 715 716
	ata_tf_to_fis(&qc->tf, prb->fis, 0);

	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
717
		sil24_fill_sg(qc, sge);
T
Tejun Heo 已提交
718 719
}

720
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
721 722 723
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
724 725 726 727
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	unsigned int tag = sil24_tag(qc->tag);
	dma_addr_t paddr;
	void __iomem *activate;
T
Tejun Heo 已提交
728

729 730 731 732 733
	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
	activate = port + PORT_CMD_ACTIVATE + tag * 8;

	writel((u32)paddr, activate);
	writel((u64)paddr >> 32, activate + 4);
T
Tejun Heo 已提交
734

T
Tejun Heo 已提交
735 736 737 738 739 740 741 742
	return 0;
}

static void sil24_irq_clear(struct ata_port *ap)
{
	/* unused */
}

743
static void sil24_freeze(struct ata_port *ap)
744
{
745
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
746

747 748 749 750
	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
	 * PORT_IRQ_ENABLE instead.
	 */
	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
751 752
}

753
static void sil24_thaw(struct ata_port *ap)
T
Tejun Heo 已提交
754
{
755
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
756 757
	u32 tmp;

758 759 760
	/* clear IRQ */
	tmp = readl(port + PORT_IRQ_STAT);
	writel(tmp, port + PORT_IRQ_STAT);
T
Tejun Heo 已提交
761

762 763
	/* turn IRQ back on */
	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
T
Tejun Heo 已提交
764 765
}

766
static void sil24_error_intr(struct ata_port *ap)
767
{
768
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
769 770 771
	struct ata_eh_info *ehi = &ap->eh_info;
	int freeze = 0;
	u32 irq_stat;
772

773
	/* on error, we need to clear IRQ explicitly */
774
	irq_stat = readl(port + PORT_IRQ_STAT);
775
	writel(irq_stat, port + PORT_IRQ_STAT);
776

777 778
	/* first, analyze and record host port events */
	ata_ehi_clear_desc(ehi);
779

780
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
781

782 783 784 785 786
	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, ", %s",
			       irq_stat & PORT_IRQ_PHYRDY_CHG ?
			       "PHY RDY changed" : "device exchanged");
787
		freeze = 1;
788 789
	}

790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
	if (irq_stat & PORT_IRQ_UNK_FIS) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(ehi , ", unknown FIS");
		freeze = 1;
	}

	/* deal with command error */
	if (irq_stat & PORT_IRQ_ERROR) {
		struct sil24_cerr_info *ci = NULL;
		unsigned int err_mask = 0, action = 0;
		struct ata_queued_cmd *qc;
		u32 cerr;

		/* analyze CMD_ERR */
		cerr = readl(port + PORT_CMD_ERR);
		if (cerr < ARRAY_SIZE(sil24_cerr_db))
			ci = &sil24_cerr_db[cerr];

		if (ci && ci->desc) {
			err_mask |= ci->err_mask;
			action |= ci->action;
			ata_ehi_push_desc(ehi, ", %s", ci->desc);
		} else {
			err_mask |= AC_ERR_OTHER;
			action |= ATA_EH_SOFTRESET;
			ata_ehi_push_desc(ehi, ", unknown command error %d",
					  cerr);
		}

		/* record error info */
		qc = ata_qc_from_tag(ap, ap->active_tag);
		if (qc) {
			sil24_update_tf(ap);
			qc->err_mask |= err_mask;
		} else
			ehi->err_mask |= err_mask;

		ehi->action |= action;
829
	}
830 831 832 833 834 835

	/* freeze or abort */
	if (freeze)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
836 837
}

838 839 840 841 842 843
static void sil24_finish_qc(struct ata_queued_cmd *qc)
{
	if (qc->flags & ATA_QCFLAG_RESULT_TF)
		sil24_update_tf(qc->ap);
}

T
Tejun Heo 已提交
844 845
static inline void sil24_host_intr(struct ata_port *ap)
{
846
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
847 848
	u32 slot_stat, qc_active;
	int rc;
T
Tejun Heo 已提交
849 850

	slot_stat = readl(port + PORT_SLOT_STAT);
851

852 853 854 855 856 857 858
	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
		sil24_error_intr(ap);
		return;
	}

	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
859

860 861 862 863 864 865 866 867 868
	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
	rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
	if (rc > 0)
		return;
	if (rc < 0) {
		struct ata_eh_info *ehi = &ap->eh_info;
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
869 870 871 872 873
		return;
	}

	if (ata_ratelimit())
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
874 875
			"(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
			slot_stat, ap->active_tag, ap->sactive);
T
Tejun Heo 已提交
876 877
}

878
static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
T
Tejun Heo 已提交
879
{
J
Jeff Garzik 已提交
880 881
	struct ata_host *host = dev_instance;
	struct sil24_host_priv *hpriv = host->private_data;
T
Tejun Heo 已提交
882 883 884 885 886 887
	unsigned handled = 0;
	u32 status;
	int i;

	status = readl(hpriv->host_base + HOST_IRQ_STAT);

888 889 890 891 892 893
	if (status == 0xffffffff) {
		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
		       "PCI fault or device removal?\n");
		goto out;
	}

T
Tejun Heo 已提交
894 895 896
	if (!(status & IRQ_STAT_4PORTS))
		goto out;

J
Jeff Garzik 已提交
897
	spin_lock(&host->lock);
T
Tejun Heo 已提交
898

J
Jeff Garzik 已提交
899
	for (i = 0; i < host->n_ports; i++)
T
Tejun Heo 已提交
900
		if (status & (1 << i)) {
J
Jeff Garzik 已提交
901
			struct ata_port *ap = host->ports[i];
902
			if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
J
Jeff Garzik 已提交
903
				sil24_host_intr(host->ports[i]);
904 905 906 907
				handled++;
			} else
				printk(KERN_ERR DRV_NAME
				       ": interrupt from disabled port %d\n", i);
T
Tejun Heo 已提交
908 909
		}

J
Jeff Garzik 已提交
910
	spin_unlock(&host->lock);
T
Tejun Heo 已提交
911 912 913 914
 out:
	return IRQ_RETVAL(handled);
}

915 916 917 918 919 920 921 922 923 924
static void sil24_error_handler(struct ata_port *ap)
{
	struct ata_eh_context *ehc = &ap->eh_context;

	if (sil24_init_port(ap)) {
		ata_eh_freeze_port(ap);
		ehc->i.action |= ATA_EH_HARDRESET;
	}

	/* perform recovery */
925 926
	ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
		  ata_std_postreset);
927 928 929 930 931 932 933 934 935 936 937 938 939 940
}

static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

	if (qc->flags & ATA_QCFLAG_FAILED)
		qc->err_mask |= AC_ERR_OTHER;

	/* make DMA engine forget about the failed command */
	if (qc->err_mask)
		sil24_init_port(ap);
}

941 942
static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
{
943
	const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
944 945 946 947

	dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
}

T
Tejun Heo 已提交
948 949
static int sil24_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
950
	struct device *dev = ap->host->dev;
T
Tejun Heo 已提交
951
	struct sil24_port_priv *pp;
T
Tejun Heo 已提交
952
	union sil24_cmd_block *cb;
953
	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
T
Tejun Heo 已提交
954
	dma_addr_t cb_dma;
955
	int rc = -ENOMEM;
T
Tejun Heo 已提交
956

957
	pp = kzalloc(sizeof(*pp), GFP_KERNEL);
T
Tejun Heo 已提交
958
	if (!pp)
959
		goto err_out;
T
Tejun Heo 已提交
960

961 962
	pp->tf.command = ATA_DRDY;

T
Tejun Heo 已提交
963
	cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
964 965
	if (!cb)
		goto err_out_pp;
T
Tejun Heo 已提交
966 967
	memset(cb, 0, cb_size);

968 969 970 971
	rc = ata_pad_alloc(ap, dev);
	if (rc)
		goto err_out_pad;

T
Tejun Heo 已提交
972 973 974 975 976 977
	pp->cmd_block = cb;
	pp->cmd_block_dma = cb_dma;

	ap->private_data = pp;

	return 0;
978 979 980 981 982 983 984

err_out_pad:
	sil24_cblk_free(pp, dev);
err_out_pp:
	kfree(pp);
err_out:
	return rc;
T
Tejun Heo 已提交
985 986 987 988
}

static void sil24_port_stop(struct ata_port *ap)
{
J
Jeff Garzik 已提交
989
	struct device *dev = ap->host->dev;
T
Tejun Heo 已提交
990 991
	struct sil24_port_priv *pp = ap->private_data;

992
	sil24_cblk_free(pp, dev);
993
	ata_pad_free(ap, dev);
T
Tejun Heo 已提交
994 995 996
	kfree(pp);
}

J
Jeff Garzik 已提交
997
static void sil24_host_stop(struct ata_host *host)
T
Tejun Heo 已提交
998
{
J
Jeff Garzik 已提交
999 1000
	struct sil24_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
T
Tejun Heo 已提交
1001

1002 1003
	pci_iounmap(pdev, hpriv->host_base);
	pci_iounmap(pdev, hpriv->port_base);
T
Tejun Heo 已提交
1004 1005 1006
	kfree(hpriv);
}

1007
static void sil24_init_controller(struct pci_dev *pdev, int n_ports,
J
Jeff Garzik 已提交
1008
				  unsigned long port_flags,
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
				  void __iomem *host_base,
				  void __iomem *port_base)
{
	u32 tmp;
	int i;

	/* GPIO off */
	writel(0, host_base + HOST_FLASH_CMD);

	/* clear global reset & mask interrupts during initialization */
	writel(0, host_base + HOST_CTRL);

	/* init ports */
	for (i = 0; i < n_ports; i++) {
		void __iomem *port = port_base + i * PORT_REGS_SIZE;

		/* Initial PHY setting */
		writel(0x20c, port + PORT_PHY_CFG);

		/* Clear port RST */
		tmp = readl(port + PORT_CTRL_STAT);
		if (tmp & PORT_CS_PORT_RST) {
			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
			tmp = ata_wait_register(port + PORT_CTRL_STAT,
						PORT_CS_PORT_RST,
						PORT_CS_PORT_RST, 10, 100);
			if (tmp & PORT_CS_PORT_RST)
				dev_printk(KERN_ERR, &pdev->dev,
				           "failed to clear port RST\n");
		}

		/* Configure IRQ WoC */
J
Jeff Garzik 已提交
1041
		if (port_flags & SIL24_FLAG_PCIX_IRQ_WOC)
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
			writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
		else
			writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);

		/* Zero error counters. */
		writel(0x8000, port + PORT_DECODE_ERR_THRESH);
		writel(0x8000, port + PORT_CRC_ERR_THRESH);
		writel(0x8000, port + PORT_HSHK_ERR_THRESH);
		writel(0x0000, port + PORT_DECODE_ERR_CNT);
		writel(0x0000, port + PORT_CRC_ERR_CNT);
		writel(0x0000, port + PORT_HSHK_ERR_CNT);

		/* Always use 64bit activation */
		writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);

		/* Clear port multiplier enable and resume bits */
1058 1059
		writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
		       port + PORT_CTRL_CLR);
1060 1061 1062 1063 1064 1065
	}

	/* Turn on interrupts */
	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
}

T
Tejun Heo 已提交
1066 1067 1068 1069
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
	unsigned int board_id = (unsigned int)ent->driver_data;
1070
	struct ata_port_info *pinfo = &sil24_port_info[board_id];
T
Tejun Heo 已提交
1071 1072
	struct ata_probe_ent *probe_ent = NULL;
	struct sil24_host_priv *hpriv = NULL;
1073 1074
	void __iomem *host_base = NULL;
	void __iomem *port_base = NULL;
T
Tejun Heo 已提交
1075
	int i, rc;
1076
	u32 tmp;
T
Tejun Heo 已提交
1077 1078

	if (!printed_version++)
1079
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
T
Tejun Heo 已提交
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089

	rc = pci_enable_device(pdev);
	if (rc)
		return rc;

	rc = pci_request_regions(pdev, DRV_NAME);
	if (rc)
		goto out_disable;

	rc = -ENOMEM;
1090 1091
	/* map mmio registers */
	host_base = pci_iomap(pdev, 0, 0);
T
Tejun Heo 已提交
1092 1093
	if (!host_base)
		goto out_free;
1094
	port_base = pci_iomap(pdev, 2, 0);
T
Tejun Heo 已提交
1095 1096 1097 1098
	if (!port_base)
		goto out_free;

	/* allocate & init probe_ent and hpriv */
1099
	probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
T
Tejun Heo 已提交
1100 1101 1102
	if (!probe_ent)
		goto out_free;

1103
	hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
T
Tejun Heo 已提交
1104 1105 1106 1107 1108 1109
	if (!hpriv)
		goto out_free;

	probe_ent->dev = pci_dev_to_dev(pdev);
	INIT_LIST_HEAD(&probe_ent->node);

1110
	probe_ent->sht		= pinfo->sht;
J
Jeff Garzik 已提交
1111
	probe_ent->port_flags	= pinfo->flags;
1112
	probe_ent->pio_mask	= pinfo->pio_mask;
1113
	probe_ent->mwdma_mask	= pinfo->mwdma_mask;
1114 1115
	probe_ent->udma_mask	= pinfo->udma_mask;
	probe_ent->port_ops	= pinfo->port_ops;
J
Jeff Garzik 已提交
1116
	probe_ent->n_ports	= SIL24_FLAG2NPORTS(pinfo->flags);
T
Tejun Heo 已提交
1117 1118

	probe_ent->irq = pdev->irq;
1119
	probe_ent->irq_flags = IRQF_SHARED;
T
Tejun Heo 已提交
1120 1121 1122 1123 1124 1125 1126 1127
	probe_ent->private_data = hpriv;

	hpriv->host_base = host_base;
	hpriv->port_base = port_base;

	/*
	 * Configure the device
	 */
T
Tejun Heo 已提交
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				goto out_free;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			goto out_free;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			goto out_free;
		}
T
Tejun Heo 已提交
1151 1152
	}

1153
	/* Apply workaround for completion IRQ loss on PCI-X errata */
J
Jeff Garzik 已提交
1154
	if (probe_ent->port_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1155 1156 1157 1158 1159 1160
		tmp = readl(host_base + HOST_CTRL);
		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
			dev_printk(KERN_INFO, &pdev->dev,
				   "Applying completion IRQ loss on PCI-X "
				   "errata fix\n");
		else
J
Jeff Garzik 已提交
1161
			probe_ent->port_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1162 1163
	}

T
Tejun Heo 已提交
1164
	for (i = 0; i < probe_ent->n_ports; i++) {
1165 1166
		unsigned long portu =
			(unsigned long)port_base + i * PORT_REGS_SIZE;
T
Tejun Heo 已提交
1167

1168
		probe_ent->port[i].cmd_addr = portu;
T
Tejun Heo 已提交
1169 1170 1171 1172 1173
		probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;

		ata_std_ports(&probe_ent->port[i]);
	}

J
Jeff Garzik 已提交
1174
	sil24_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
1175
			      host_base, port_base);
T
Tejun Heo 已提交
1176 1177 1178

	pci_set_master(pdev);

1179
	/* FIXME: check ata_device_add return value */
T
Tejun Heo 已提交
1180 1181 1182 1183 1184 1185 1186
	ata_device_add(probe_ent);

	kfree(probe_ent);
	return 0;

 out_free:
	if (host_base)
1187
		pci_iounmap(pdev, host_base);
T
Tejun Heo 已提交
1188
	if (port_base)
1189
		pci_iounmap(pdev, port_base);
T
Tejun Heo 已提交
1190 1191 1192 1193 1194 1195 1196 1197
	kfree(probe_ent);
	kfree(hpriv);
	pci_release_regions(pdev);
 out_disable:
	pci_disable_device(pdev);
	return rc;
}

1198
#ifdef CONFIG_PM
1199 1200
static int sil24_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1201 1202
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	struct sil24_host_priv *hpriv = host->private_data;
1203
	int rc;
1204

1205 1206 1207
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1208 1209 1210 1211

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
		writel(HOST_CTRL_GLOBAL_RST, hpriv->host_base + HOST_CTRL);

J
Jeff Garzik 已提交
1212
	sil24_init_controller(pdev, host->n_ports, host->ports[0]->flags,
1213 1214
			      hpriv->host_base, hpriv->port_base);

J
Jeff Garzik 已提交
1215
	ata_host_resume(host);
1216 1217 1218

	return 0;
}
1219
#endif
1220

T
Tejun Heo 已提交
1221 1222
static int __init sil24_init(void)
{
1223
	return pci_register_driver(&sil24_pci_driver);
T
Tejun Heo 已提交
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
}

static void __exit sil24_exit(void)
{
	pci_unregister_driver(&sil24_pci_driver);
}

MODULE_AUTHOR("Tejun Heo");
MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);

module_init(sil24_init);
module_exit(sil24_exit);