irq.c 9.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (C) 2000, 2001, 2002, 2003 Broadcom Corporation
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/linkage.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/smp.h>
#include <linux/mm.h>
#include <linux/kernel_stat.h>

#include <asm/errno.h>
#include <asm/signal.h>
#include <asm/system.h>
30
#include <asm/time.h>
L
Linus Torvalds 已提交
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
#include <asm/io.h>

#include <asm/sibyte/sb1250_regs.h>
#include <asm/sibyte/sb1250_int.h>
#include <asm/sibyte/sb1250_uart.h>
#include <asm/sibyte/sb1250_scd.h>
#include <asm/sibyte/sb1250.h>

/*
 * These are the routines that handle all the low level interrupt stuff.
 * Actions handled here are: initialization of the interrupt map, requesting of
 * interrupt lines by handlers, dispatching if interrupts to handlers, probing
 * for interrupt lines
 */

#ifdef CONFIG_SIBYTE_HAS_LDT
extern unsigned long ldt_eoi_space;
#endif

/* Store the CPU id (not the logical number) */
int sb1250_irq_owner[SB1250_NR_IRQS];

53
static DEFINE_RAW_SPINLOCK(sb1250_imr_lock);
L
Linus Torvalds 已提交
54 55 56 57 58 59

void sb1250_mask_irq(int cpu, int irq)
{
	unsigned long flags;
	u64 cur_ints;

60
	raw_spin_lock_irqsave(&sb1250_imr_lock, flags);
61 62
	cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
					R_IMR_INTERRUPT_MASK));
L
Linus Torvalds 已提交
63
	cur_ints |= (((u64) 1) << irq);
64 65
	____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
					R_IMR_INTERRUPT_MASK));
66
	raw_spin_unlock_irqrestore(&sb1250_imr_lock, flags);
L
Linus Torvalds 已提交
67 68 69 70 71 72 73
}

void sb1250_unmask_irq(int cpu, int irq)
{
	unsigned long flags;
	u64 cur_ints;

74
	raw_spin_lock_irqsave(&sb1250_imr_lock, flags);
75 76
	cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
					R_IMR_INTERRUPT_MASK));
L
Linus Torvalds 已提交
77
	cur_ints &= ~(((u64) 1) << irq);
78 79
	____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
					R_IMR_INTERRUPT_MASK));
80
	raw_spin_unlock_irqrestore(&sb1250_imr_lock, flags);
L
Linus Torvalds 已提交
81 82 83
}

#ifdef CONFIG_SMP
84 85
static int sb1250_set_affinity(struct irq_data *d, const struct cpumask *mask,
			       bool force)
L
Linus Torvalds 已提交
86 87
{
	int i = 0, old_cpu, cpu, int_on;
88
	unsigned int irq = d->irq;
L
Linus Torvalds 已提交
89 90 91
	u64 cur_ints;
	unsigned long flags;

92
	i = cpumask_first(mask);
L
Linus Torvalds 已提交
93 94 95 96 97

	/* Convert logical CPU to physical CPU */
	cpu = cpu_logical_map(i);

	/* Protect against other affinity changers and IMR manipulation */
98
	raw_spin_lock_irqsave(&sb1250_imr_lock, flags);
L
Linus Torvalds 已提交
99 100 101

	/* Swizzle each CPU's IMR (but leave the IP selection alone) */
	old_cpu = sb1250_irq_owner[irq];
102 103
	cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(old_cpu) +
					R_IMR_INTERRUPT_MASK));
L
Linus Torvalds 已提交
104 105 106 107
	int_on = !(cur_ints & (((u64) 1) << irq));
	if (int_on) {
		/* If it was on, mask it */
		cur_ints |= (((u64) 1) << irq);
108 109
		____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(old_cpu) +
					R_IMR_INTERRUPT_MASK));
L
Linus Torvalds 已提交
110 111 112 113
	}
	sb1250_irq_owner[irq] = cpu;
	if (int_on) {
		/* unmask for the new CPU */
114 115
		cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
					R_IMR_INTERRUPT_MASK));
L
Linus Torvalds 已提交
116
		cur_ints &= ~(((u64) 1) << irq);
117 118
		____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
					R_IMR_INTERRUPT_MASK));
L
Linus Torvalds 已提交
119
	}
120
	raw_spin_unlock_irqrestore(&sb1250_imr_lock, flags);
121 122

	return 0;
L
Linus Torvalds 已提交
123 124 125
}
#endif

126
static void enable_sb1250_irq(struct irq_data *d)
L
Linus Torvalds 已提交
127
{
128
	unsigned int irq = d->irq;
L
Linus Torvalds 已提交
129 130 131 132 133

	sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
}


134
static void ack_sb1250_irq(struct irq_data *d)
L
Linus Torvalds 已提交
135
{
136
	unsigned int irq = d->irq;
L
Linus Torvalds 已提交
137 138 139 140 141 142 143 144 145
#ifdef CONFIG_SIBYTE_HAS_LDT
	u64 pending;

	/*
	 * If the interrupt was an HT interrupt, now is the time to
	 * clear it.  NOTE: we assume the HT bridge was set up to
	 * deliver the interrupts to all CPUs (which makes affinity
	 * changing easier for us)
	 */
146 147
	pending = __raw_readq(IOADDR(A_IMR_REGISTER(sb1250_irq_owner[irq],
						    R_IMR_LDT_INTERRUPT)));
L
Linus Torvalds 已提交
148 149 150 151 152 153 154 155 156 157 158 159 160 161
	pending &= ((u64)1 << (irq));
	if (pending) {
		int i;
		for (i=0; i<NR_CPUS; i++) {
			int cpu;
#ifdef CONFIG_SMP
			cpu = cpu_logical_map(i);
#else
			cpu = i;
#endif
			/*
			 * Clear for all CPUs so an affinity switch
			 * doesn't find an old status
			 */
162 163
			__raw_writeq(pending,
				     IOADDR(A_IMR_REGISTER(cpu,
L
Linus Torvalds 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
						R_IMR_LDT_INTERRUPT_CLR)));
		}

		/*
		 * Generate EOI.  For Pass 1 parts, EOI is a nop.  For
		 * Pass 2, the LDT world may be edge-triggered, but
		 * this EOI shouldn't hurt.  If they are
		 * level-sensitive, the EOI is required.
		 */
		*(uint32_t *)(ldt_eoi_space+(irq<<16)+(7<<2)) = 0;
	}
#endif
	sb1250_mask_irq(sb1250_irq_owner[irq], irq);
}

179 180 181 182 183 184 185 186
static struct irq_chip sb1250_irq_type = {
	.name = "SB1250-IMR",
	.irq_mask_ack = ack_sb1250_irq,
	.irq_unmask = enable_sb1250_irq,
#ifdef CONFIG_SMP
	.irq_set_affinity = sb1250_set_affinity
#endif
};
L
Linus Torvalds 已提交
187 188 189 190 191

void __init init_sb1250_irqs(void)
{
	int i;

A
Atsushi Nemoto 已提交
192
	for (i = 0; i < SB1250_NR_IRQS; i++) {
193
		set_irq_chip_and_handler(i, &sb1250_irq_type, handle_level_irq);
A
Atsushi Nemoto 已提交
194
		sb1250_irq_owner[i] = 0;
L
Linus Torvalds 已提交
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
	}
}


/*
 *  arch_init_irq is called early in the boot sequence from init/main.c via
 *  init_IRQ.  It is responsible for setting up the interrupt mapper and
 *  installing the handler that will be responsible for dispatching interrupts
 *  to the "right" place.
 */
/*
 * For now, map all interrupts to IP[2].  We could save
 * some cycles by parceling out system interrupts to different
 * IP lines, but keep it simple for bringup.  We'll also direct
 * all interrupts to a single CPU; we should probably route
 * PCI and LDT to one cpu and everything else to the other
 * to balance the load a bit.
 *
 * On the second cpu, everything is set to IP5, which is
 * ignored, EXCEPT the mailbox interrupt.  That one is
 * set to IP[2] so it is handled.  This is needed so we
216
 * can do cross-cpu function calls, as required by SMP
L
Linus Torvalds 已提交
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
 */

#define IMR_IP2_VAL	K_INT_MAP_I0
#define IMR_IP3_VAL	K_INT_MAP_I1
#define IMR_IP4_VAL	K_INT_MAP_I2
#define IMR_IP5_VAL	K_INT_MAP_I3
#define IMR_IP6_VAL	K_INT_MAP_I4

void __init arch_init_irq(void)
{

	unsigned int i;
	u64 tmp;
	unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
		STATUSF_IP1 | STATUSF_IP0;

	/* Default everything to IP2 */
	for (i = 0; i < SB1250_NR_IRQS; i++) {	/* was I0 */
235 236 237 238 239 240 241 242
		__raw_writeq(IMR_IP2_VAL,
			     IOADDR(A_IMR_REGISTER(0,
						   R_IMR_INTERRUPT_MAP_BASE) +
				    (i << 3)));
		__raw_writeq(IMR_IP2_VAL,
			     IOADDR(A_IMR_REGISTER(1,
						   R_IMR_INTERRUPT_MAP_BASE) +
				    (i << 3)));
L
Linus Torvalds 已提交
243 244 245 246 247 248 249 250 251
	}

	init_sb1250_irqs();

	/*
	 * Map the high 16 bits of the mailbox registers to IP[3], for
	 * inter-cpu messages
	 */
	/* Was I1 */
252 253 254 255 256 257
	__raw_writeq(IMR_IP3_VAL,
		     IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MAP_BASE) +
			    (K_INT_MBOX_0 << 3)));
	__raw_writeq(IMR_IP3_VAL,
		     IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MAP_BASE) +
			    (K_INT_MBOX_0 << 3)));
L
Linus Torvalds 已提交
258 259

	/* Clear the mailboxes.  The firmware may leave them dirty */
260 261 262 263
	__raw_writeq(0xffffffffffffffffULL,
		     IOADDR(A_IMR_REGISTER(0, R_IMR_MAILBOX_CLR_CPU)));
	__raw_writeq(0xffffffffffffffffULL,
		     IOADDR(A_IMR_REGISTER(1, R_IMR_MAILBOX_CLR_CPU)));
L
Linus Torvalds 已提交
264 265 266

	/* Mask everything except the mailbox registers for both cpus */
	tmp = ~((u64) 0) ^ (((u64) 1) << K_INT_MBOX_0);
267 268
	__raw_writeq(tmp, IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MASK)));
	__raw_writeq(tmp, IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MASK)));
L
Linus Torvalds 已提交
269 270 271

	/*
	 * Note that the timer interrupts are also mapped, but this is
272
	 * done in sb1250_time_init().  Also, the profiling driver
L
Linus Torvalds 已提交
273 274 275 276 277 278 279
	 * does its own management of IP7.
	 */

	/* Enable necessary IPs, disable the rest */
	change_c0_status(ST0_IM, imask);
}

280
extern void sb1250_mailbox_interrupt(void);
T
Thiemo Seufer 已提交
281

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
static inline void dispatch_ip2(void)
{
	unsigned int cpu = smp_processor_id();
	unsigned long long mask;

	/*
	 * Default...we've hit an IP[2] interrupt, which means we've got to
	 * check the 1250 interrupt registers to figure out what to do.  Need
	 * to detect which CPU we're on, now that smp_affinity is supported.
	 */
	mask = __raw_readq(IOADDR(A_IMR_REGISTER(cpu,
				  R_IMR_INTERRUPT_STATUS_BASE)));
	if (mask)
		do_IRQ(fls64(mask) - 1);
}

298
asmlinkage void plat_irq_dispatch(void)
299
{
300
	unsigned int cpu = smp_processor_id();
301 302 303 304 305 306 307 308 309 310 311 312
	unsigned int pending;

	/*
	 * What a pain. We have to be really careful saving the upper 32 bits
	 * of any * register across function calls if we don't want them
	 * trashed--since were running in -o32, the calling routing never saves
	 * the full 64 bits of a register across a function call.  Being the
	 * interrupt handler, we're guaranteed that interrupts are disabled
	 * during this code so we don't have to worry about random interrupts
	 * blasting the high 32 bits.
	 */

313
	pending = read_c0_cause() & read_c0_status() & ST0_IM;
314

315 316 317
	if (pending & CAUSEF_IP7) /* CPU performance counter interrupt */
		do_IRQ(MIPS_CPU_IRQ_BASE + 7);
	else if (pending & CAUSEF_IP4)
318
		do_IRQ(K_INT_TIMER_0 + cpu); 	/* sb1250_timer_interrupt() */
319 320

#ifdef CONFIG_SMP
321
	else if (pending & CAUSEF_IP3)
322
		sb1250_mailbox_interrupt();
323 324
#endif

325 326 327
	else if (pending & CAUSEF_IP2)
		dispatch_ip2();
	else
328
		spurious_interrupt();
329
}