sata_sil24.c 32.1 KB
Newer Older
T
Tejun Heo 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
 *
 * Copyright 2005  Tejun Heo
 *
 * Based on preview driver from Silicon Image.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2, or (at your option) any
 * later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
27
#include <linux/device.h>
T
Tejun Heo 已提交
28
#include <scsi/scsi_host.h>
29
#include <scsi/scsi_cmnd.h>
T
Tejun Heo 已提交
30 31 32
#include <linux/libata.h>

#define DRV_NAME	"sata_sil24"
J
Jeff Garzik 已提交
33
#define DRV_VERSION	"0.9"
T
Tejun Heo 已提交
34 35 36 37 38

/*
 * Port request block (PRB) 32 bytes
 */
struct sil24_prb {
39 40 41
	__le16	ctrl;
	__le16	prot;
	__le32	rx_cnt;
T
Tejun Heo 已提交
42 43 44 45 46 47 48
	u8	fis[6 * 4];
};

/*
 * Scatter gather entry (SGE) 16 bytes
 */
struct sil24_sge {
49 50 51
	__le64	addr;
	__le32	cnt;
	__le32	flags;
T
Tejun Heo 已提交
52 53 54 55 56 57
};

/*
 * Port multiplier
 */
struct sil24_port_multiplier {
58 59
	__le32	diag;
	__le32	sactive;
T
Tejun Heo 已提交
60 61 62
};

enum {
T
Tejun Heo 已提交
63 64 65
	SIL24_HOST_BAR		= 0,
	SIL24_PORT_BAR		= 2,

T
Tejun Heo 已提交
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	/*
	 * Global controller registers (128 bytes @ BAR0)
	 */
		/* 32 bit regs */
	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
	HOST_CTRL		= 0x40,
	HOST_IRQ_STAT		= 0x44,
	HOST_PHY_CFG		= 0x48,
	HOST_BIST_CTRL		= 0x50,
	HOST_BIST_PTRN		= 0x54,
	HOST_BIST_STAT		= 0x58,
	HOST_MEM_BIST_STAT	= 0x5c,
	HOST_FLASH_CMD		= 0x70,
		/* 8 bit regs */
	HOST_FLASH_DATA		= 0x74,
	HOST_TRANSITION_DETECT	= 0x75,
	HOST_GPIO_CTRL		= 0x76,
	HOST_I2C_ADDR		= 0x78, /* 32 bit */
	HOST_I2C_DATA		= 0x7c,
	HOST_I2C_XFER_CNT	= 0x7e,
	HOST_I2C_CTRL		= 0x7f,

	/* HOST_SLOT_STAT bits */
	HOST_SSTAT_ATTN		= (1 << 31),

91 92 93 94 95 96
	/* HOST_CTRL bits */
	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
97
	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
98

T
Tejun Heo 已提交
99 100 101 102 103
	/*
	 * Port registers
	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
	 */
	PORT_REGS_SIZE		= 0x2000,
104

105
	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
106
	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
T
Tejun Heo 已提交
107

108
	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
109 110 111 112
	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */

T
Tejun Heo 已提交
113
		/* 32 bit regs */
114 115 116 117 118
	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
T
Tejun Heo 已提交
119
	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
120 121
	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
	PORT_CMD_ERR		= 0x1024, /* command error number */
T
Tejun Heo 已提交
122 123 124 125 126 127 128 129 130 131 132 133 134
	PORT_FIS_CFG		= 0x1028,
	PORT_FIFO_THRES		= 0x102c,
		/* 16 bit regs */
	PORT_DECODE_ERR_CNT	= 0x1040,
	PORT_DECODE_ERR_THRESH	= 0x1042,
	PORT_CRC_ERR_CNT	= 0x1044,
	PORT_CRC_ERR_THRESH	= 0x1046,
	PORT_HSHK_ERR_CNT	= 0x1048,
	PORT_HSHK_ERR_THRESH	= 0x104a,
		/* 32 bit regs */
	PORT_PHY_CFG		= 0x1050,
	PORT_SLOT_STAT		= 0x1800,
	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
135
	PORT_CONTEXT		= 0x1e04,
T
Tejun Heo 已提交
136 137 138 139 140 141 142 143 144 145 146 147
	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
	PORT_SCONTROL		= 0x1f00,
	PORT_SSTATUS		= 0x1f04,
	PORT_SERROR		= 0x1f08,
	PORT_SACTIVE		= 0x1f0c,

	/* PORT_CTRL_STAT bits */
	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
	PORT_CS_INIT		= (1 << 2), /* port initialize */
	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
T
Tejun Heo 已提交
148
	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
149
	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
150
	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
151
	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
152
	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
T
Tejun Heo 已提交
153 154 155 156 157 158 159 160 161

	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
	/* bits[11:0] are masked */
	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
162 163 164 165 166
	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
167
	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
T
Tejun Heo 已提交
168

169
	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
170 171
				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
				  PORT_IRQ_UNK_FIS,
172

T
Tejun Heo 已提交
173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
	/* bits[27:16] are unmasked (raw) */
	PORT_IRQ_RAW_SHIFT	= 16,
	PORT_IRQ_MASKED_MASK	= 0x7ff,
	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),

	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
	PORT_IRQ_STEER_SHIFT	= 30,
	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),

	/* PORT_CMD_ERR constants */
	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
T
Tejun Heo 已提交
202
	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
T
Tejun Heo 已提交
203
	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
204
	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
T
Tejun Heo 已提交
205

T
Tejun Heo 已提交
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
	/* bits of PRB control field */
	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */

	/* PRB protocol field */
	PRB_PROT_PACKET		= (1 << 0),
	PRB_PROT_TCQ		= (1 << 1),
	PRB_PROT_NCQ		= (1 << 2),
	PRB_PROT_READ		= (1 << 3),
	PRB_PROT_WRITE		= (1 << 4),
	PRB_PROT_TRANSPARENT	= (1 << 5),

T
Tejun Heo 已提交
221 222 223 224
	/*
	 * Other constants
	 */
	SGE_TRM			= (1 << 31), /* Last SGE in chain */
T
Tejun Heo 已提交
225 226 227 228
	SGE_LNK			= (1 << 30), /* linked list
						Points to SGT, not SGE */
	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
						data address ignored */
T
Tejun Heo 已提交
229

230 231
	SIL24_MAX_CMDS		= 31,

T
Tejun Heo 已提交
232 233 234
	/* board id */
	BID_SIL3124		= 0,
	BID_SIL3132		= 1,
235
	BID_SIL3131		= 2,
T
Tejun Heo 已提交
236

237 238
	/* host flags */
	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
239
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
240 241
				  ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY |
				  ATA_FLAG_ACPI_SATA,
242
	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
243

T
Tejun Heo 已提交
244 245 246
	IRQ_STAT_4PORTS		= 0xf,
};

T
Tejun Heo 已提交
247
struct sil24_ata_block {
T
Tejun Heo 已提交
248 249 250 251
	struct sil24_prb prb;
	struct sil24_sge sge[LIBATA_MAX_PRD];
};

T
Tejun Heo 已提交
252 253 254 255 256 257 258 259 260 261 262
struct sil24_atapi_block {
	struct sil24_prb prb;
	u8 cdb[16];
	struct sil24_sge sge[LIBATA_MAX_PRD - 1];
};

union sil24_cmd_block {
	struct sil24_ata_block ata;
	struct sil24_atapi_block atapi;
};

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static struct sil24_cerr_info {
	unsigned int err_mask, action;
	const char *desc;
} sil24_cerr_db[] = {
	[0]			= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error" },
	[PORT_CERR_DEV]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error via D2H FIS" },
	[PORT_CERR_SDB]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error via SDB FIS" },
	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
				    "error in data FIS" },
	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
				    "failed to transmit command FIS" },
	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
				     "protocol mismatch" },
	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "data directon mismatch" },
	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "ran out of SGEs while writing" },
	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "ran out of SGEs while reading" },
	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "invalid data directon for ATAPI CDB" },
	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
				     "SGT no on qword boundary" },
	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while fetching SGT" },
	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while fetching SGT" },
	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while fetching SGT" },
	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
				     "PRB not on qword boundary" },
	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while fetching PRB" },
	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while fetching PRB" },
	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while fetching PRB" },
	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "undefined error while transferring data" },
	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while transferring data" },
	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while transferring data" },
	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while transferring data" },
	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "FIS received while sending service FIS" },
};

T
Tejun Heo 已提交
315 316 317 318 319 320 321
/*
 * ap->private_data
 *
 * The preview driver always returned 0 for status.  We emulate it
 * here from the previous interrupt.
 */
struct sil24_port_priv {
T
Tejun Heo 已提交
322
	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
T
Tejun Heo 已提交
323
	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
324
	struct ata_taskfile tf;			/* Cached taskfile registers */
T
Tejun Heo 已提交
325 326
};

327
static void sil24_dev_config(struct ata_device *dev);
T
Tejun Heo 已提交
328 329 330
static u8 sil24_check_status(struct ata_port *ap);
static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
331
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
T
Tejun Heo 已提交
332
static void sil24_qc_prep(struct ata_queued_cmd *qc);
333
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
334
static void sil24_irq_clear(struct ata_port *ap);
335 336 337 338
static void sil24_freeze(struct ata_port *ap);
static void sil24_thaw(struct ata_port *ap);
static void sil24_error_handler(struct ata_port *ap);
static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
339 340
static int sil24_port_start(struct ata_port *ap);
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
341
#ifdef CONFIG_PM
342
static int sil24_pci_device_resume(struct pci_dev *pdev);
343
#endif
T
Tejun Heo 已提交
344

345
static const struct pci_device_id sil24_pci_tbl[] = {
346 347 348
	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
349
	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
350 351 352
	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },

T
Tejun Heo 已提交
353
	{ } /* terminate list */
T
Tejun Heo 已提交
354 355 356 357 358 359
};

static struct pci_driver sil24_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= sil24_pci_tbl,
	.probe			= sil24_init_one,
360
	.remove			= ata_pci_remove_one,
361
#ifdef CONFIG_PM
362 363
	.suspend		= ata_pci_device_suspend,
	.resume			= sil24_pci_device_resume,
364
#endif
T
Tejun Heo 已提交
365 366
};

367
static struct scsi_host_template sil24_sht = {
T
Tejun Heo 已提交
368 369 370 371
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
372 373
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= SIL24_MAX_CMDS,
T
Tejun Heo 已提交
374 375 376 377 378 379 380 381
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
382
	.slave_destroy		= ata_scsi_slave_destroy,
T
Tejun Heo 已提交
383 384 385
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
386
static const struct ata_port_operations sil24_ops = {
T
Tejun Heo 已提交
387 388
	.port_disable		= ata_port_disable,

T
Tejun Heo 已提交
389 390
	.dev_config		= sil24_dev_config,

T
Tejun Heo 已提交
391 392 393 394
	.check_status		= sil24_check_status,
	.check_altstatus	= sil24_check_status,
	.dev_select		= ata_noop_dev_select,

395 396
	.tf_read		= sil24_tf_read,

T
Tejun Heo 已提交
397 398 399 400
	.qc_prep		= sil24_qc_prep,
	.qc_issue		= sil24_qc_issue,

	.irq_clear		= sil24_irq_clear,
401 402
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
T
Tejun Heo 已提交
403 404 405 406

	.scr_read		= sil24_scr_read,
	.scr_write		= sil24_scr_write,

407 408 409 410 411
	.freeze			= sil24_freeze,
	.thaw			= sil24_thaw,
	.error_handler		= sil24_error_handler,
	.post_internal_cmd	= sil24_post_internal_cmd,

T
Tejun Heo 已提交
412 413 414
	.port_start		= sil24_port_start,
};

415
/*
J
Jeff Garzik 已提交
416
 * Use bits 30-31 of port_flags to encode available port numbers.
417 418 419 420 421
 * Current maxium is 4.
 */
#define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
#define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)

422
static const struct ata_port_info sil24_port_info[] = {
T
Tejun Heo 已提交
423 424
	/* sil_3124 */
	{
J
Jeff Garzik 已提交
425
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
426
				  SIL24_FLAG_PCIX_IRQ_WOC,
T
Tejun Heo 已提交
427 428
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
429
		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
T
Tejun Heo 已提交
430 431
		.port_ops	= &sil24_ops,
	},
432
	/* sil_3132 */
T
Tejun Heo 已提交
433
	{
J
Jeff Garzik 已提交
434
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
435 436
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
437
		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
438 439 440 441
		.port_ops	= &sil24_ops,
	},
	/* sil_3131/sil_3531 */
	{
J
Jeff Garzik 已提交
442
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
T
Tejun Heo 已提交
443 444
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
445
		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
T
Tejun Heo 已提交
446 447 448 449
		.port_ops	= &sil24_ops,
	},
};

450 451 452 453 454 455 456
static int sil24_tag(int tag)
{
	if (unlikely(ata_tag_internal(tag)))
		return 0;
	return tag;
}

457
static void sil24_dev_config(struct ata_device *dev)
T
Tejun Heo 已提交
458
{
459
	void __iomem *port = dev->ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
460

461
	if (dev->cdb_len == 16)
T
Tejun Heo 已提交
462 463 464 465 466
		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
	else
		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
}

467
static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
468
{
T
Tejun Heo 已提交
469
	void __iomem *port = ap->ioaddr.cmd_addr;
470
	struct sil24_prb __iomem *prb;
471
	u8 fis[6 * 4];
472

473 474 475
	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
	memcpy_fromio(fis, prb->fis, sizeof(fis));
	ata_tf_from_fis(fis, tf);
476 477
}

T
Tejun Heo 已提交
478 479
static u8 sil24_check_status(struct ata_port *ap)
{
480 481
	struct sil24_port_priv *pp = ap->private_data;
	return pp->tf.command;
T
Tejun Heo 已提交
482 483 484 485 486 487 488 489 490 491 492
}

static int sil24_scr_map[] = {
	[SCR_CONTROL]	= 0,
	[SCR_STATUS]	= 1,
	[SCR_ERROR]	= 2,
	[SCR_ACTIVE]	= 3,
};

static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
{
T
Tejun Heo 已提交
493
	void __iomem *scr_addr = ap->ioaddr.scr_addr;
T
Tejun Heo 已提交
494
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
495
		void __iomem *addr;
T
Tejun Heo 已提交
496 497 498 499 500 501 502 503
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
	}
	return 0xffffffffU;
}

static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
{
T
Tejun Heo 已提交
504
	void __iomem *scr_addr = ap->ioaddr.scr_addr;
T
Tejun Heo 已提交
505
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
506
		void __iomem *addr;
T
Tejun Heo 已提交
507 508 509 510 511
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
	}
}

512 513 514 515 516 517
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct sil24_port_priv *pp = ap->private_data;
	*tf = pp->tf;
}

518 519
static int sil24_init_port(struct ata_port *ap)
{
T
Tejun Heo 已提交
520
	void __iomem *port = ap->ioaddr.cmd_addr;
521 522 523 524 525 526 527 528 529 530 531 532 533
	u32 tmp;

	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
	ata_wait_register(port + PORT_CTRL_STAT,
			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
	tmp = ata_wait_register(port + PORT_CTRL_STAT,
				PORT_CS_RDY, 0, 10, 100);

	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
		return -EIO;
	return 0;
}

534 535 536 537
static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
				 const struct ata_taskfile *tf,
				 int is_cmd, u32 ctrl,
				 unsigned long timeout_msec)
T
Tejun Heo 已提交
538
{
T
Tejun Heo 已提交
539
	void __iomem *port = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
540
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
541
	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
T
Tejun Heo 已提交
542
	dma_addr_t paddr = pp->cmd_block_dma;
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
	u32 irq_enabled, irq_mask, irq_stat;
	int rc;

	prb->ctrl = cpu_to_le16(ctrl);
	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);

	/* temporarily plug completion and error interrupts */
	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);

	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);

	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
	irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
				     10, timeout_msec);

	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
	irq_stat >>= PORT_IRQ_RAW_SHIFT;

	if (irq_stat & PORT_IRQ_COMPLETE)
		rc = 0;
	else {
		/* force port into known state */
		sil24_init_port(ap);

		if (irq_stat & PORT_IRQ_ERROR)
			rc = -EIO;
		else
			rc = -EBUSY;
	}

	/* restore IRQ enabled */
	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);

	return rc;
}

581 582
static int sil24_do_softreset(struct ata_port *ap, unsigned int *class,
			      int pmp, unsigned long deadline)
583 584
{
	unsigned long timeout_msec = 0;
585
	struct ata_taskfile tf;
586
	const char *reason;
587
	int rc;
T
Tejun Heo 已提交
588

589 590
	DPRINTK("ENTER\n");

591
	if (ata_port_offline(ap)) {
592 593 594 595 596
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		goto out;
	}

597 598 599 600 601 602
	/* put the port into known state */
	if (sil24_init_port(ap)) {
		reason ="port not ready";
		goto err;
	}

603
	/* do SRST */
604 605
	if (time_after(deadline, jiffies))
		timeout_msec = jiffies_to_msecs(deadline - jiffies);
T
Tejun Heo 已提交
606

607
	ata_tf_init(ap->device, &tf);	/* doesn't really matter */
608 609
	rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
				   timeout_msec);
610 611 612 613 614
	if (rc == -EBUSY) {
		reason = "timeout";
		goto err;
	} else if (rc) {
		reason = "SRST command error";
615
		goto err;
616
	}
617

618 619
	sil24_read_tf(ap, 0, &tf);
	*class = ata_dev_classify(&tf);
620

621 622
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
T
Tejun Heo 已提交
623

624
 out:
625
	DPRINTK("EXIT, class=%u\n", *class);
T
Tejun Heo 已提交
626
	return 0;
627 628

 err:
629
	ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
630
	return -EIO;
T
Tejun Heo 已提交
631 632
}

633 634 635 636 637 638
static int sil24_softreset(struct ata_port *ap, unsigned int *class,
			   unsigned long deadline)
{
	return sil24_do_softreset(ap, class, 0, deadline);
}

639 640
static int sil24_hardreset(struct ata_port *ap, unsigned int *class,
			   unsigned long deadline)
T
Tejun Heo 已提交
641
{
T
Tejun Heo 已提交
642
	void __iomem *port = ap->ioaddr.cmd_addr;
643
	const char *reason;
644
	int tout_msec, rc;
645 646 647
	u32 tmp;

	/* sil24 does the right thing(tm) without any protection */
648
	sata_set_spd(ap);
649 650

	tout_msec = 100;
651
	if (ata_port_online(ap))
652 653 654 655 656 657
		tout_msec = 5000;

	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
	tmp = ata_wait_register(port + PORT_CTRL_STAT,
				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);

658 659
	/* SStatus oscillates between zero and valid status after
	 * DEV_RST, debounce it.
660
	 */
661
	rc = sata_phy_debounce(ap, sata_deb_timing_long, deadline);
662 663 664 665
	if (rc) {
		reason = "PHY debouncing failed";
		goto err;
	}
666 667

	if (tmp & PORT_CS_DEV_RST) {
668
		if (ata_port_offline(ap))
669 670 671 672 673
			return 0;
		reason = "link not ready";
		goto err;
	}

674 675 676 677 678
	/* Sil24 doesn't store signature FIS after hardreset, so we
	 * can't wait for BSY to clear.  Some devices take a long time
	 * to get ready and those devices will choke if we don't wait
	 * for BSY clearance here.  Tell libata to perform follow-up
	 * softreset.
679
	 */
680
	return -EAGAIN;
681 682

 err:
683
	ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
684
	return -EIO;
T
Tejun Heo 已提交
685 686
}

T
Tejun Heo 已提交
687
static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
T
Tejun Heo 已提交
688
				 struct sil24_sge *sge)
T
Tejun Heo 已提交
689
{
690
	struct scatterlist *sg;
T
Tejun Heo 已提交
691

692
	ata_for_each_sg(sg, qc) {
T
Tejun Heo 已提交
693 694
		sge->addr = cpu_to_le64(sg_dma_address(sg));
		sge->cnt = cpu_to_le32(sg_dma_len(sg));
695 696 697 698 699
		if (ata_sg_is_last(sg, qc))
			sge->flags = cpu_to_le32(SGE_TRM);
		else
			sge->flags = 0;
		sge++;
T
Tejun Heo 已提交
700 701 702 703 704 705 706
	}
}

static void sil24_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
707
	union sil24_cmd_block *cb;
T
Tejun Heo 已提交
708 709
	struct sil24_prb *prb;
	struct sil24_sge *sge;
710
	u16 ctrl = 0;
T
Tejun Heo 已提交
711

712 713
	cb = &pp->cmd_block[sil24_tag(qc->tag)];

T
Tejun Heo 已提交
714 715 716
	switch (qc->tf.protocol) {
	case ATA_PROT_PIO:
	case ATA_PROT_DMA:
717
	case ATA_PROT_NCQ:
T
Tejun Heo 已提交
718
	case ATA_PROT_NODATA:
T
Tejun Heo 已提交
719 720
		prb = &cb->ata.prb;
		sge = cb->ata.sge;
T
Tejun Heo 已提交
721
		break;
T
Tejun Heo 已提交
722 723 724 725 726 727 728

	case ATA_PROT_ATAPI:
	case ATA_PROT_ATAPI_DMA:
	case ATA_PROT_ATAPI_NODATA:
		prb = &cb->atapi.prb;
		sge = cb->atapi.sge;
		memset(cb->atapi.cdb, 0, 32);
729
		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
T
Tejun Heo 已提交
730 731 732

		if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
			if (qc->tf.flags & ATA_TFLAG_WRITE)
733
				ctrl = PRB_CTRL_PACKET_WRITE;
T
Tejun Heo 已提交
734
			else
735 736
				ctrl = PRB_CTRL_PACKET_READ;
		}
T
Tejun Heo 已提交
737 738
		break;

T
Tejun Heo 已提交
739
	default:
T
Tejun Heo 已提交
740 741
		prb = NULL;	/* shut up, gcc */
		sge = NULL;
T
Tejun Heo 已提交
742 743 744
		BUG();
	}

745
	prb->ctrl = cpu_to_le16(ctrl);
746
	ata_tf_to_fis(&qc->tf, 0, 1, prb->fis);
T
Tejun Heo 已提交
747 748

	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
749
		sil24_fill_sg(qc, sge);
T
Tejun Heo 已提交
750 751
}

752
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
753 754 755
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
756
	void __iomem *port = ap->ioaddr.cmd_addr;
757 758 759
	unsigned int tag = sil24_tag(qc->tag);
	dma_addr_t paddr;
	void __iomem *activate;
T
Tejun Heo 已提交
760

761 762 763 764 765
	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
	activate = port + PORT_CMD_ACTIVATE + tag * 8;

	writel((u32)paddr, activate);
	writel((u64)paddr >> 32, activate + 4);
T
Tejun Heo 已提交
766

T
Tejun Heo 已提交
767 768 769 770 771 772 773 774
	return 0;
}

static void sil24_irq_clear(struct ata_port *ap)
{
	/* unused */
}

775
static void sil24_freeze(struct ata_port *ap)
776
{
T
Tejun Heo 已提交
777
	void __iomem *port = ap->ioaddr.cmd_addr;
778

779 780 781 782
	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
	 * PORT_IRQ_ENABLE instead.
	 */
	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
783 784
}

785
static void sil24_thaw(struct ata_port *ap)
T
Tejun Heo 已提交
786
{
T
Tejun Heo 已提交
787
	void __iomem *port = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
788 789
	u32 tmp;

790 791 792
	/* clear IRQ */
	tmp = readl(port + PORT_IRQ_STAT);
	writel(tmp, port + PORT_IRQ_STAT);
T
Tejun Heo 已提交
793

794 795
	/* turn IRQ back on */
	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
T
Tejun Heo 已提交
796 797
}

798
static void sil24_error_intr(struct ata_port *ap)
799
{
T
Tejun Heo 已提交
800
	void __iomem *port = ap->ioaddr.cmd_addr;
801
	struct sil24_port_priv *pp = ap->private_data;
802 803 804
	struct ata_eh_info *ehi = &ap->eh_info;
	int freeze = 0;
	u32 irq_stat;
805

806
	/* on error, we need to clear IRQ explicitly */
807
	irq_stat = readl(port + PORT_IRQ_STAT);
808
	writel(irq_stat, port + PORT_IRQ_STAT);
809

810 811
	/* first, analyze and record host port events */
	ata_ehi_clear_desc(ehi);
812

813
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
814

815 816
	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
		ata_ehi_hotplugged(ehi);
T
Tejun Heo 已提交
817 818 819
		ata_ehi_push_desc(ehi, "%s",
				  irq_stat & PORT_IRQ_PHYRDY_CHG ?
				  "PHY RDY changed" : "device exchanged");
820
		freeze = 1;
821 822
	}

823 824 825
	if (irq_stat & PORT_IRQ_UNK_FIS) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
T
Tejun Heo 已提交
826
		ata_ehi_push_desc(ehi, "unknown FIS");
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
		freeze = 1;
	}

	/* deal with command error */
	if (irq_stat & PORT_IRQ_ERROR) {
		struct sil24_cerr_info *ci = NULL;
		unsigned int err_mask = 0, action = 0;
		struct ata_queued_cmd *qc;
		u32 cerr;

		/* analyze CMD_ERR */
		cerr = readl(port + PORT_CMD_ERR);
		if (cerr < ARRAY_SIZE(sil24_cerr_db))
			ci = &sil24_cerr_db[cerr];

		if (ci && ci->desc) {
			err_mask |= ci->err_mask;
			action |= ci->action;
T
Tejun Heo 已提交
845
			ata_ehi_push_desc(ehi, "%s", ci->desc);
846 847 848
		} else {
			err_mask |= AC_ERR_OTHER;
			action |= ATA_EH_SOFTRESET;
T
Tejun Heo 已提交
849
			ata_ehi_push_desc(ehi, "unknown command error %d",
850 851 852 853 854 855
					  cerr);
		}

		/* record error info */
		qc = ata_qc_from_tag(ap, ap->active_tag);
		if (qc) {
856
			sil24_read_tf(ap, qc->tag, &pp->tf);
857 858 859 860 861
			qc->err_mask |= err_mask;
		} else
			ehi->err_mask |= err_mask;

		ehi->action |= action;
862
	}
863 864 865 866 867 868

	/* freeze or abort */
	if (freeze)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
869 870
}

871 872
static void sil24_finish_qc(struct ata_queued_cmd *qc)
{
873 874 875
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;

876
	if (qc->flags & ATA_QCFLAG_RESULT_TF)
877
		sil24_read_tf(ap, qc->tag, &pp->tf);
878 879
}

T
Tejun Heo 已提交
880 881
static inline void sil24_host_intr(struct ata_port *ap)
{
T
Tejun Heo 已提交
882
	void __iomem *port = ap->ioaddr.cmd_addr;
883 884
	u32 slot_stat, qc_active;
	int rc;
T
Tejun Heo 已提交
885 886

	slot_stat = readl(port + PORT_SLOT_STAT);
887

888 889 890 891 892 893 894
	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
		sil24_error_intr(ap);
		return;
	}

	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
895

896 897 898 899 900 901 902 903 904
	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
	rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
	if (rc > 0)
		return;
	if (rc < 0) {
		struct ata_eh_info *ehi = &ap->eh_info;
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
905 906 907 908 909
		return;
	}

	if (ata_ratelimit())
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
910 911
			"(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
			slot_stat, ap->active_tag, ap->sactive);
T
Tejun Heo 已提交
912 913
}

914
static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
T
Tejun Heo 已提交
915
{
J
Jeff Garzik 已提交
916
	struct ata_host *host = dev_instance;
T
Tejun Heo 已提交
917
	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
T
Tejun Heo 已提交
918 919 920 921
	unsigned handled = 0;
	u32 status;
	int i;

T
Tejun Heo 已提交
922
	status = readl(host_base + HOST_IRQ_STAT);
T
Tejun Heo 已提交
923

924 925 926 927 928 929
	if (status == 0xffffffff) {
		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
		       "PCI fault or device removal?\n");
		goto out;
	}

T
Tejun Heo 已提交
930 931 932
	if (!(status & IRQ_STAT_4PORTS))
		goto out;

J
Jeff Garzik 已提交
933
	spin_lock(&host->lock);
T
Tejun Heo 已提交
934

J
Jeff Garzik 已提交
935
	for (i = 0; i < host->n_ports; i++)
T
Tejun Heo 已提交
936
		if (status & (1 << i)) {
J
Jeff Garzik 已提交
937
			struct ata_port *ap = host->ports[i];
938
			if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
939
				sil24_host_intr(ap);
940 941 942 943
				handled++;
			} else
				printk(KERN_ERR DRV_NAME
				       ": interrupt from disabled port %d\n", i);
T
Tejun Heo 已提交
944 945
		}

J
Jeff Garzik 已提交
946
	spin_unlock(&host->lock);
T
Tejun Heo 已提交
947 948 949 950
 out:
	return IRQ_RETVAL(handled);
}

951 952 953 954 955 956 957 958 959 960
static void sil24_error_handler(struct ata_port *ap)
{
	struct ata_eh_context *ehc = &ap->eh_context;

	if (sil24_init_port(ap)) {
		ata_eh_freeze_port(ap);
		ehc->i.action |= ATA_EH_HARDRESET;
	}

	/* perform recovery */
961 962
	ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
		  ata_std_postreset);
963 964 965 966 967 968 969
}

static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

	/* make DMA engine forget about the failed command */
970
	if (qc->flags & ATA_QCFLAG_FAILED)
971 972 973
		sil24_init_port(ap);
}

T
Tejun Heo 已提交
974 975
static int sil24_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
976
	struct device *dev = ap->host->dev;
T
Tejun Heo 已提交
977
	struct sil24_port_priv *pp;
T
Tejun Heo 已提交
978
	union sil24_cmd_block *cb;
979
	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
T
Tejun Heo 已提交
980
	dma_addr_t cb_dma;
981
	int rc;
T
Tejun Heo 已提交
982

983
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
T
Tejun Heo 已提交
984
	if (!pp)
985
		return -ENOMEM;
T
Tejun Heo 已提交
986

987 988
	pp->tf.command = ATA_DRDY;

989
	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
990
	if (!cb)
991
		return -ENOMEM;
T
Tejun Heo 已提交
992 993
	memset(cb, 0, cb_size);

994 995
	rc = ata_pad_alloc(ap, dev);
	if (rc)
996
		return rc;
997

T
Tejun Heo 已提交
998 999 1000 1001 1002 1003 1004 1005
	pp->cmd_block = cb;
	pp->cmd_block_dma = cb_dma;

	ap->private_data = pp;

	return 0;
}

1006
static void sil24_init_controller(struct ata_host *host)
1007
{
1008 1009
	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
	void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	u32 tmp;
	int i;

	/* GPIO off */
	writel(0, host_base + HOST_FLASH_CMD);

	/* clear global reset & mask interrupts during initialization */
	writel(0, host_base + HOST_CTRL);

	/* init ports */
1020
	for (i = 0; i < host->n_ports; i++) {
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
		void __iomem *port = port_base + i * PORT_REGS_SIZE;

		/* Initial PHY setting */
		writel(0x20c, port + PORT_PHY_CFG);

		/* Clear port RST */
		tmp = readl(port + PORT_CTRL_STAT);
		if (tmp & PORT_CS_PORT_RST) {
			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
			tmp = ata_wait_register(port + PORT_CTRL_STAT,
						PORT_CS_PORT_RST,
						PORT_CS_PORT_RST, 10, 100);
			if (tmp & PORT_CS_PORT_RST)
1034
				dev_printk(KERN_ERR, host->dev,
1035 1036 1037 1038
				           "failed to clear port RST\n");
		}

		/* Configure IRQ WoC */
1039
		if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
			writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
		else
			writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);

		/* Zero error counters. */
		writel(0x8000, port + PORT_DECODE_ERR_THRESH);
		writel(0x8000, port + PORT_CRC_ERR_THRESH);
		writel(0x8000, port + PORT_HSHK_ERR_THRESH);
		writel(0x0000, port + PORT_DECODE_ERR_CNT);
		writel(0x0000, port + PORT_CRC_ERR_CNT);
		writel(0x0000, port + PORT_HSHK_ERR_CNT);

		/* Always use 64bit activation */
		writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);

		/* Clear port multiplier enable and resume bits */
1056 1057
		writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
		       port + PORT_CTRL_CLR);
1058 1059 1060 1061 1062 1063
	}

	/* Turn on interrupts */
	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
}

T
Tejun Heo 已提交
1064 1065 1066
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
1067 1068 1069 1070
	struct ata_port_info pi = sil24_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
	void __iomem * const *iomap;
	struct ata_host *host;
T
Tejun Heo 已提交
1071
	int i, rc;
1072
	u32 tmp;
T
Tejun Heo 已提交
1073 1074

	if (!printed_version++)
1075
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
T
Tejun Heo 已提交
1076

1077
	/* acquire resources */
1078
	rc = pcim_enable_device(pdev);
T
Tejun Heo 已提交
1079 1080 1081
	if (rc)
		return rc;

T
Tejun Heo 已提交
1082 1083 1084
	rc = pcim_iomap_regions(pdev,
				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
				DRV_NAME);
T
Tejun Heo 已提交
1085
	if (rc)
1086
		return rc;
1087
	iomap = pcim_iomap_table(pdev);
T
Tejun Heo 已提交
1088

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
	/* apply workaround for completion IRQ loss on PCI-X errata */
	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
			dev_printk(KERN_INFO, &pdev->dev,
				   "Applying completion IRQ loss on PCI-X "
				   "errata fix\n");
		else
			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
	}
T
Tejun Heo 已提交
1099

1100 1101 1102 1103 1104 1105
	/* allocate and fill host */
	host = ata_host_alloc_pinfo(&pdev->dev, ppi,
				    SIL24_FLAG2NPORTS(ppi[0]->flags));
	if (!host)
		return -ENOMEM;
	host->iomap = iomap;
T
Tejun Heo 已提交
1106

1107 1108
	for (i = 0; i < host->n_ports; i++) {
		void __iomem *port = iomap[SIL24_PORT_BAR] + i * PORT_REGS_SIZE;
T
Tejun Heo 已提交
1109

1110 1111
		host->ports[i]->ioaddr.cmd_addr = port;
		host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
T
Tejun Heo 已提交
1112

1113 1114
		ata_std_ports(&host->ports[i]->ioaddr);
	}
T
Tejun Heo 已提交
1115

1116
	/* configure and activate the device */
T
Tejun Heo 已提交
1117 1118 1119 1120 1121 1122 1123
	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
1124
				return rc;
T
Tejun Heo 已提交
1125 1126 1127 1128 1129 1130 1131
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
1132
			return rc;
T
Tejun Heo 已提交
1133 1134 1135 1136 1137
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
1138
			return rc;
T
Tejun Heo 已提交
1139
		}
T
Tejun Heo 已提交
1140 1141
	}

1142
	sil24_init_controller(host);
T
Tejun Heo 已提交
1143 1144

	pci_set_master(pdev);
1145 1146
	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
				 &sil24_sht);
T
Tejun Heo 已提交
1147 1148
}

1149
#ifdef CONFIG_PM
1150 1151
static int sil24_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1152
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1153
	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1154
	int rc;
1155

1156 1157 1158
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1159 1160

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
T
Tejun Heo 已提交
1161
		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1162

1163
	sil24_init_controller(host);
1164

J
Jeff Garzik 已提交
1165
	ata_host_resume(host);
1166 1167 1168

	return 0;
}
1169
#endif
1170

T
Tejun Heo 已提交
1171 1172
static int __init sil24_init(void)
{
1173
	return pci_register_driver(&sil24_pci_driver);
T
Tejun Heo 已提交
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
}

static void __exit sil24_exit(void)
{
	pci_unregister_driver(&sil24_pci_driver);
}

MODULE_AUTHOR("Tejun Heo");
MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);

module_init(sil24_init);
module_exit(sil24_exit);