sata_sil24.c 33.2 KB
Newer Older
T
Tejun Heo 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
 *
 * Copyright 2005  Tejun Heo
 *
 * Based on preview driver from Silicon Image.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2, or (at your option) any
 * later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
27
#include <linux/device.h>
T
Tejun Heo 已提交
28
#include <scsi/scsi_host.h>
29
#include <scsi/scsi_cmnd.h>
T
Tejun Heo 已提交
30 31 32 33
#include <linux/libata.h>
#include <asm/io.h>

#define DRV_NAME	"sata_sil24"
J
Jeff Garzik 已提交
34
#define DRV_VERSION	"0.3"
T
Tejun Heo 已提交
35 36 37 38 39

/*
 * Port request block (PRB) 32 bytes
 */
struct sil24_prb {
40 41 42
	__le16	ctrl;
	__le16	prot;
	__le32	rx_cnt;
T
Tejun Heo 已提交
43 44 45 46 47 48 49
	u8	fis[6 * 4];
};

/*
 * Scatter gather entry (SGE) 16 bytes
 */
struct sil24_sge {
50 51 52
	__le64	addr;
	__le32	cnt;
	__le32	flags;
T
Tejun Heo 已提交
53 54 55 56 57 58
};

/*
 * Port multiplier
 */
struct sil24_port_multiplier {
59 60
	__le32	diag;
	__le32	sactive;
T
Tejun Heo 已提交
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
};

enum {
	/*
	 * Global controller registers (128 bytes @ BAR0)
	 */
		/* 32 bit regs */
	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
	HOST_CTRL		= 0x40,
	HOST_IRQ_STAT		= 0x44,
	HOST_PHY_CFG		= 0x48,
	HOST_BIST_CTRL		= 0x50,
	HOST_BIST_PTRN		= 0x54,
	HOST_BIST_STAT		= 0x58,
	HOST_MEM_BIST_STAT	= 0x5c,
	HOST_FLASH_CMD		= 0x70,
		/* 8 bit regs */
	HOST_FLASH_DATA		= 0x74,
	HOST_TRANSITION_DETECT	= 0x75,
	HOST_GPIO_CTRL		= 0x76,
	HOST_I2C_ADDR		= 0x78, /* 32 bit */
	HOST_I2C_DATA		= 0x7c,
	HOST_I2C_XFER_CNT	= 0x7e,
	HOST_I2C_CTRL		= 0x7f,

	/* HOST_SLOT_STAT bits */
	HOST_SSTAT_ATTN		= (1 << 31),

89 90 91 92 93 94
	/* HOST_CTRL bits */
	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
95
	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
96

T
Tejun Heo 已提交
97 98 99 100 101
	/*
	 * Port registers
	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
	 */
	PORT_REGS_SIZE		= 0x2000,
102 103 104

	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PM regs */
	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
T
Tejun Heo 已提交
105 106 107

	PORT_PM			= 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
		/* 32 bit regs */
108 109 110 111 112
	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
T
Tejun Heo 已提交
113
	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
114 115
	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
	PORT_CMD_ERR		= 0x1024, /* command error number */
T
Tejun Heo 已提交
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
	PORT_FIS_CFG		= 0x1028,
	PORT_FIFO_THRES		= 0x102c,
		/* 16 bit regs */
	PORT_DECODE_ERR_CNT	= 0x1040,
	PORT_DECODE_ERR_THRESH	= 0x1042,
	PORT_CRC_ERR_CNT	= 0x1044,
	PORT_CRC_ERR_THRESH	= 0x1046,
	PORT_HSHK_ERR_CNT	= 0x1048,
	PORT_HSHK_ERR_THRESH	= 0x104a,
		/* 32 bit regs */
	PORT_PHY_CFG		= 0x1050,
	PORT_SLOT_STAT		= 0x1800,
	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
	PORT_SCONTROL		= 0x1f00,
	PORT_SSTATUS		= 0x1f04,
	PORT_SERROR		= 0x1f08,
	PORT_SACTIVE		= 0x1f0c,

	/* PORT_CTRL_STAT bits */
	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
	PORT_CS_INIT		= (1 << 2), /* port initialize */
	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
T
Tejun Heo 已提交
141
	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
142 143 144 145
	PORT_CS_RESUME		= (1 << 6), /* port resume */
	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
	PORT_CS_PM_EN		= (1 << 13), /* port multiplier enable */
	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
T
Tejun Heo 已提交
146 147 148 149 150 151 152 153 154

	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
	/* bits[11:0] are masked */
	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
155 156 157 158 159
	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
160
	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
T
Tejun Heo 已提交
161

162
	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
163 164
				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
				  PORT_IRQ_UNK_FIS,
165

T
Tejun Heo 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	/* bits[27:16] are unmasked (raw) */
	PORT_IRQ_RAW_SHIFT	= 16,
	PORT_IRQ_MASKED_MASK	= 0x7ff,
	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),

	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
	PORT_IRQ_STEER_SHIFT	= 30,
	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),

	/* PORT_CMD_ERR constants */
	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
T
Tejun Heo 已提交
195
	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
T
Tejun Heo 已提交
196
	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
197
	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
T
Tejun Heo 已提交
198

T
Tejun Heo 已提交
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
	/* bits of PRB control field */
	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */

	/* PRB protocol field */
	PRB_PROT_PACKET		= (1 << 0),
	PRB_PROT_TCQ		= (1 << 1),
	PRB_PROT_NCQ		= (1 << 2),
	PRB_PROT_READ		= (1 << 3),
	PRB_PROT_WRITE		= (1 << 4),
	PRB_PROT_TRANSPARENT	= (1 << 5),

T
Tejun Heo 已提交
214 215 216 217
	/*
	 * Other constants
	 */
	SGE_TRM			= (1 << 31), /* Last SGE in chain */
T
Tejun Heo 已提交
218 219 220 221
	SGE_LNK			= (1 << 30), /* linked list
						Points to SGT, not SGE */
	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
						data address ignored */
T
Tejun Heo 已提交
222

223 224
	SIL24_MAX_CMDS		= 31,

T
Tejun Heo 已提交
225 226 227
	/* board id */
	BID_SIL3124		= 0,
	BID_SIL3132		= 1,
228
	BID_SIL3131		= 2,
T
Tejun Heo 已提交
229

230 231
	/* host flags */
	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
232
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
233
				  ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY,
234
	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
235

T
Tejun Heo 已提交
236 237 238
	IRQ_STAT_4PORTS		= 0xf,
};

T
Tejun Heo 已提交
239
struct sil24_ata_block {
T
Tejun Heo 已提交
240 241 242 243
	struct sil24_prb prb;
	struct sil24_sge sge[LIBATA_MAX_PRD];
};

T
Tejun Heo 已提交
244 245 246 247 248 249 250 251 252 253 254
struct sil24_atapi_block {
	struct sil24_prb prb;
	u8 cdb[16];
	struct sil24_sge sge[LIBATA_MAX_PRD - 1];
};

union sil24_cmd_block {
	struct sil24_ata_block ata;
	struct sil24_atapi_block atapi;
};

255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
static struct sil24_cerr_info {
	unsigned int err_mask, action;
	const char *desc;
} sil24_cerr_db[] = {
	[0]			= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error" },
	[PORT_CERR_DEV]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error via D2H FIS" },
	[PORT_CERR_SDB]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
				    "device error via SDB FIS" },
	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
				    "error in data FIS" },
	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
				    "failed to transmit command FIS" },
	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
				     "protocol mismatch" },
	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "data directon mismatch" },
	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "ran out of SGEs while writing" },
	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "ran out of SGEs while reading" },
	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "invalid data directon for ATAPI CDB" },
	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
				     "SGT no on qword boundary" },
	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while fetching SGT" },
	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while fetching SGT" },
	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while fetching SGT" },
	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
				     "PRB not on qword boundary" },
	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while fetching PRB" },
	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while fetching PRB" },
	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while fetching PRB" },
	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "undefined error while transferring data" },
	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI target abort while transferring data" },
	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI master abort while transferring data" },
	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
				    "PCI parity error while transferring data" },
	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
				    "FIS received while sending service FIS" },
};

T
Tejun Heo 已提交
307 308 309 310 311 312 313
/*
 * ap->private_data
 *
 * The preview driver always returned 0 for status.  We emulate it
 * here from the previous interrupt.
 */
struct sil24_port_priv {
T
Tejun Heo 已提交
314
	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
T
Tejun Heo 已提交
315
	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
316
	struct ata_taskfile tf;			/* Cached taskfile registers */
T
Tejun Heo 已提交
317 318
};

J
Jeff Garzik 已提交
319
/* ap->host->private_data */
T
Tejun Heo 已提交
320
struct sil24_host_priv {
321 322
	void __iomem *host_base;	/* global controller control (128 bytes @BAR0) */
	void __iomem *port_base;	/* port registers (4 * 8192 bytes @BAR2) */
T
Tejun Heo 已提交
323 324
};

T
Tejun Heo 已提交
325
static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
T
Tejun Heo 已提交
326 327 328
static u8 sil24_check_status(struct ata_port *ap);
static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
329
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
T
Tejun Heo 已提交
330
static void sil24_qc_prep(struct ata_queued_cmd *qc);
331
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
332
static void sil24_irq_clear(struct ata_port *ap);
333
static irqreturn_t sil24_interrupt(int irq, void *dev_instance);
334 335 336 337
static void sil24_freeze(struct ata_port *ap);
static void sil24_thaw(struct ata_port *ap);
static void sil24_error_handler(struct ata_port *ap);
static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
338 339
static int sil24_port_start(struct ata_port *ap);
static void sil24_port_stop(struct ata_port *ap);
J
Jeff Garzik 已提交
340
static void sil24_host_stop(struct ata_host *host);
T
Tejun Heo 已提交
341
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
342
#ifdef CONFIG_PM
343
static int sil24_pci_device_resume(struct pci_dev *pdev);
344
#endif
T
Tejun Heo 已提交
345

346
static const struct pci_device_id sil24_pci_tbl[] = {
347 348 349 350 351 352
	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },

T
Tejun Heo 已提交
353
	{ } /* terminate list */
T
Tejun Heo 已提交
354 355 356 357 358 359 360
};

static struct pci_driver sil24_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= sil24_pci_tbl,
	.probe			= sil24_init_one,
	.remove			= ata_pci_remove_one, /* safe? */
361
#ifdef CONFIG_PM
362 363
	.suspend		= ata_pci_device_suspend,
	.resume			= sil24_pci_device_resume,
364
#endif
T
Tejun Heo 已提交
365 366
};

367
static struct scsi_host_template sil24_sht = {
T
Tejun Heo 已提交
368 369 370 371
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
372 373
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= SIL24_MAX_CMDS,
T
Tejun Heo 已提交
374 375 376 377 378 379 380 381
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
382
	.slave_destroy		= ata_scsi_slave_destroy,
T
Tejun Heo 已提交
383
	.bios_param		= ata_std_bios_param,
384 385
	.suspend		= ata_scsi_device_suspend,
	.resume			= ata_scsi_device_resume,
T
Tejun Heo 已提交
386 387
};

J
Jeff Garzik 已提交
388
static const struct ata_port_operations sil24_ops = {
T
Tejun Heo 已提交
389 390
	.port_disable		= ata_port_disable,

T
Tejun Heo 已提交
391 392
	.dev_config		= sil24_dev_config,

T
Tejun Heo 已提交
393 394 395 396
	.check_status		= sil24_check_status,
	.check_altstatus	= sil24_check_status,
	.dev_select		= ata_noop_dev_select,

397 398
	.tf_read		= sil24_tf_read,

T
Tejun Heo 已提交
399 400 401 402 403 404 405 406 407
	.qc_prep		= sil24_qc_prep,
	.qc_issue		= sil24_qc_issue,

	.irq_handler		= sil24_interrupt,
	.irq_clear		= sil24_irq_clear,

	.scr_read		= sil24_scr_read,
	.scr_write		= sil24_scr_write,

408 409 410 411 412
	.freeze			= sil24_freeze,
	.thaw			= sil24_thaw,
	.error_handler		= sil24_error_handler,
	.post_internal_cmd	= sil24_post_internal_cmd,

T
Tejun Heo 已提交
413 414 415 416 417
	.port_start		= sil24_port_start,
	.port_stop		= sil24_port_stop,
	.host_stop		= sil24_host_stop,
};

418
/*
J
Jeff Garzik 已提交
419
 * Use bits 30-31 of port_flags to encode available port numbers.
420 421 422 423 424
 * Current maxium is 4.
 */
#define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
#define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)

T
Tejun Heo 已提交
425 426 427 428
static struct ata_port_info sil24_port_info[] = {
	/* sil_3124 */
	{
		.sht		= &sil24_sht,
J
Jeff Garzik 已提交
429
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
430
				  SIL24_FLAG_PCIX_IRQ_WOC,
T
Tejun Heo 已提交
431 432 433 434 435
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
436
	/* sil_3132 */
T
Tejun Heo 已提交
437 438
	{
		.sht		= &sil24_sht,
J
Jeff Garzik 已提交
439
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
440 441 442 443 444 445 446 447
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
	/* sil_3131/sil_3531 */
	{
		.sht		= &sil24_sht,
J
Jeff Garzik 已提交
448
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
T
Tejun Heo 已提交
449 450 451 452 453 454 455
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
};

456 457 458 459 460 461 462
static int sil24_tag(int tag)
{
	if (unlikely(ata_tag_internal(tag)))
		return 0;
	return tag;
}

T
Tejun Heo 已提交
463 464 465 466
static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
{
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;

467
	if (dev->cdb_len == 16)
T
Tejun Heo 已提交
468 469 470 471 472
		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
	else
		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
}

473 474 475
static inline void sil24_update_tf(struct ata_port *ap)
{
	struct sil24_port_priv *pp = ap->private_data;
476 477 478
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	struct sil24_prb __iomem *prb = port;
	u8 fis[6 * 4];
479

480 481
	memcpy_fromio(fis, prb->fis, 6 * 4);
	ata_tf_from_fis(fis, &pp->tf);
482 483
}

T
Tejun Heo 已提交
484 485
static u8 sil24_check_status(struct ata_port *ap)
{
486 487
	struct sil24_port_priv *pp = ap->private_data;
	return pp->tf.command;
T
Tejun Heo 已提交
488 489 490 491 492 493 494 495 496 497 498
}

static int sil24_scr_map[] = {
	[SCR_CONTROL]	= 0,
	[SCR_STATUS]	= 1,
	[SCR_ERROR]	= 2,
	[SCR_ACTIVE]	= 3,
};

static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
{
499
	void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
T
Tejun Heo 已提交
500
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
501
		void __iomem *addr;
T
Tejun Heo 已提交
502 503 504 505 506 507 508 509
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
	}
	return 0xffffffffU;
}

static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
{
510
	void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
T
Tejun Heo 已提交
511
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
512
		void __iomem *addr;
T
Tejun Heo 已提交
513 514 515 516 517
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
	}
}

518 519 520 521 522 523
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct sil24_port_priv *pp = ap->private_data;
	*tf = pp->tf;
}

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
static int sil24_init_port(struct ata_port *ap)
{
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	u32 tmp;

	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
	ata_wait_register(port + PORT_CTRL_STAT,
			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
	tmp = ata_wait_register(port + PORT_CTRL_STAT,
				PORT_CS_RDY, 0, 10, 100);

	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
		return -EIO;
	return 0;
}

540
static int sil24_softreset(struct ata_port *ap, unsigned int *class)
T
Tejun Heo 已提交
541
{
T
Tejun Heo 已提交
542 543
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
544
	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
T
Tejun Heo 已提交
545
	dma_addr_t paddr = pp->cmd_block_dma;
546
	u32 mask, irq_stat;
547
	const char *reason;
T
Tejun Heo 已提交
548

549 550
	DPRINTK("ENTER\n");

551
	if (ata_port_offline(ap)) {
552 553 554 555 556
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		goto out;
	}

557 558 559 560 561 562
	/* put the port into known state */
	if (sil24_init_port(ap)) {
		reason ="port not ready";
		goto err;
	}

563
	/* do SRST */
564
	prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
T
Tejun Heo 已提交
565 566 567
	prb->fis[1] = 0; /* no PM yet */

	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
T
Tejun Heo 已提交
568
	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
T
Tejun Heo 已提交
569

570 571 572
	mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
	irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
				     100, ATA_TMOUT_BOOT / HZ * 1000);
T
Tejun Heo 已提交
573

574 575
	writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
	irq_stat >>= PORT_IRQ_RAW_SHIFT;
T
Tejun Heo 已提交
576

577
	if (!(irq_stat & PORT_IRQ_COMPLETE)) {
578 579 580 581 582
		if (irq_stat & PORT_IRQ_ERROR)
			reason = "SRST command error";
		else
			reason = "timeout";
		goto err;
583
	}
584 585 586 587

	sil24_update_tf(ap);
	*class = ata_dev_classify(&pp->tf);

588 589
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
T
Tejun Heo 已提交
590

591
 out:
592
	DPRINTK("EXIT, class=%u\n", *class);
T
Tejun Heo 已提交
593
	return 0;
594 595

 err:
596
	ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
597
	return -EIO;
T
Tejun Heo 已提交
598 599
}

600
static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
T
Tejun Heo 已提交
601
{
602 603
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	const char *reason;
604
	int tout_msec, rc;
605 606 607
	u32 tmp;

	/* sil24 does the right thing(tm) without any protection */
608
	sata_set_spd(ap);
609 610

	tout_msec = 100;
611
	if (ata_port_online(ap))
612 613 614 615 616 617
		tout_msec = 5000;

	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
	tmp = ata_wait_register(port + PORT_CTRL_STAT,
				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);

618 619
	/* SStatus oscillates between zero and valid status after
	 * DEV_RST, debounce it.
620
	 */
621
	rc = sata_phy_debounce(ap, sata_deb_timing_long);
622 623 624 625
	if (rc) {
		reason = "PHY debouncing failed";
		goto err;
	}
626 627

	if (tmp & PORT_CS_DEV_RST) {
628
		if (ata_port_offline(ap))
629 630 631 632 633
			return 0;
		reason = "link not ready";
		goto err;
	}

634 635 636 637 638
	/* Sil24 doesn't store signature FIS after hardreset, so we
	 * can't wait for BSY to clear.  Some devices take a long time
	 * to get ready and those devices will choke if we don't wait
	 * for BSY clearance here.  Tell libata to perform follow-up
	 * softreset.
639
	 */
640
	return -EAGAIN;
641 642

 err:
643
	ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
644
	return -EIO;
T
Tejun Heo 已提交
645 646
}

T
Tejun Heo 已提交
647
static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
T
Tejun Heo 已提交
648
				 struct sil24_sge *sge)
T
Tejun Heo 已提交
649
{
650 651
	struct scatterlist *sg;
	unsigned int idx = 0;
T
Tejun Heo 已提交
652

653
	ata_for_each_sg(sg, qc) {
T
Tejun Heo 已提交
654 655
		sge->addr = cpu_to_le64(sg_dma_address(sg));
		sge->cnt = cpu_to_le32(sg_dma_len(sg));
656 657 658 659 660 661 662
		if (ata_sg_is_last(sg, qc))
			sge->flags = cpu_to_le32(SGE_TRM);
		else
			sge->flags = 0;

		sge++;
		idx++;
T
Tejun Heo 已提交
663 664 665 666 667 668 669
	}
}

static void sil24_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
670
	union sil24_cmd_block *cb;
T
Tejun Heo 已提交
671 672
	struct sil24_prb *prb;
	struct sil24_sge *sge;
673
	u16 ctrl = 0;
T
Tejun Heo 已提交
674

675 676
	cb = &pp->cmd_block[sil24_tag(qc->tag)];

T
Tejun Heo 已提交
677 678 679
	switch (qc->tf.protocol) {
	case ATA_PROT_PIO:
	case ATA_PROT_DMA:
680
	case ATA_PROT_NCQ:
T
Tejun Heo 已提交
681
	case ATA_PROT_NODATA:
T
Tejun Heo 已提交
682 683
		prb = &cb->ata.prb;
		sge = cb->ata.sge;
T
Tejun Heo 已提交
684
		break;
T
Tejun Heo 已提交
685 686 687 688 689 690 691

	case ATA_PROT_ATAPI:
	case ATA_PROT_ATAPI_DMA:
	case ATA_PROT_ATAPI_NODATA:
		prb = &cb->atapi.prb;
		sge = cb->atapi.sge;
		memset(cb->atapi.cdb, 0, 32);
692
		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
T
Tejun Heo 已提交
693 694 695

		if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
			if (qc->tf.flags & ATA_TFLAG_WRITE)
696
				ctrl = PRB_CTRL_PACKET_WRITE;
T
Tejun Heo 已提交
697
			else
698 699
				ctrl = PRB_CTRL_PACKET_READ;
		}
T
Tejun Heo 已提交
700 701
		break;

T
Tejun Heo 已提交
702
	default:
T
Tejun Heo 已提交
703 704
		prb = NULL;	/* shut up, gcc */
		sge = NULL;
T
Tejun Heo 已提交
705 706 707
		BUG();
	}

708
	prb->ctrl = cpu_to_le16(ctrl);
T
Tejun Heo 已提交
709 710 711
	ata_tf_to_fis(&qc->tf, prb->fis, 0);

	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
712
		sil24_fill_sg(qc, sge);
T
Tejun Heo 已提交
713 714
}

715
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
716 717 718
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
719 720 721 722
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	unsigned int tag = sil24_tag(qc->tag);
	dma_addr_t paddr;
	void __iomem *activate;
T
Tejun Heo 已提交
723

724 725 726 727 728
	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
	activate = port + PORT_CMD_ACTIVATE + tag * 8;

	writel((u32)paddr, activate);
	writel((u64)paddr >> 32, activate + 4);
T
Tejun Heo 已提交
729

T
Tejun Heo 已提交
730 731 732 733 734 735 736 737
	return 0;
}

static void sil24_irq_clear(struct ata_port *ap)
{
	/* unused */
}

738
static void sil24_freeze(struct ata_port *ap)
739
{
740
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
741

742 743 744 745
	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
	 * PORT_IRQ_ENABLE instead.
	 */
	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
746 747
}

748
static void sil24_thaw(struct ata_port *ap)
T
Tejun Heo 已提交
749
{
750
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
751 752
	u32 tmp;

753 754 755
	/* clear IRQ */
	tmp = readl(port + PORT_IRQ_STAT);
	writel(tmp, port + PORT_IRQ_STAT);
T
Tejun Heo 已提交
756

757 758
	/* turn IRQ back on */
	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
T
Tejun Heo 已提交
759 760
}

761
static void sil24_error_intr(struct ata_port *ap)
762
{
763
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
764 765 766
	struct ata_eh_info *ehi = &ap->eh_info;
	int freeze = 0;
	u32 irq_stat;
767

768
	/* on error, we need to clear IRQ explicitly */
769
	irq_stat = readl(port + PORT_IRQ_STAT);
770
	writel(irq_stat, port + PORT_IRQ_STAT);
771

772 773
	/* first, analyze and record host port events */
	ata_ehi_clear_desc(ehi);
774

775
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
776

777 778 779 780 781
	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, ", %s",
			       irq_stat & PORT_IRQ_PHYRDY_CHG ?
			       "PHY RDY changed" : "device exchanged");
782
		freeze = 1;
783 784
	}

785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
	if (irq_stat & PORT_IRQ_UNK_FIS) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(ehi , ", unknown FIS");
		freeze = 1;
	}

	/* deal with command error */
	if (irq_stat & PORT_IRQ_ERROR) {
		struct sil24_cerr_info *ci = NULL;
		unsigned int err_mask = 0, action = 0;
		struct ata_queued_cmd *qc;
		u32 cerr;

		/* analyze CMD_ERR */
		cerr = readl(port + PORT_CMD_ERR);
		if (cerr < ARRAY_SIZE(sil24_cerr_db))
			ci = &sil24_cerr_db[cerr];

		if (ci && ci->desc) {
			err_mask |= ci->err_mask;
			action |= ci->action;
			ata_ehi_push_desc(ehi, ", %s", ci->desc);
		} else {
			err_mask |= AC_ERR_OTHER;
			action |= ATA_EH_SOFTRESET;
			ata_ehi_push_desc(ehi, ", unknown command error %d",
					  cerr);
		}

		/* record error info */
		qc = ata_qc_from_tag(ap, ap->active_tag);
		if (qc) {
			sil24_update_tf(ap);
			qc->err_mask |= err_mask;
		} else
			ehi->err_mask |= err_mask;

		ehi->action |= action;
824
	}
825 826 827 828 829 830

	/* freeze or abort */
	if (freeze)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
831 832
}

833 834 835 836 837 838
static void sil24_finish_qc(struct ata_queued_cmd *qc)
{
	if (qc->flags & ATA_QCFLAG_RESULT_TF)
		sil24_update_tf(qc->ap);
}

T
Tejun Heo 已提交
839 840
static inline void sil24_host_intr(struct ata_port *ap)
{
841
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
842 843
	u32 slot_stat, qc_active;
	int rc;
T
Tejun Heo 已提交
844 845

	slot_stat = readl(port + PORT_SLOT_STAT);
846

847 848 849 850 851 852 853
	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
		sil24_error_intr(ap);
		return;
	}

	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
854

855 856 857 858 859 860 861 862 863
	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
	rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
	if (rc > 0)
		return;
	if (rc < 0) {
		struct ata_eh_info *ehi = &ap->eh_info;
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
864 865 866 867 868
		return;
	}

	if (ata_ratelimit())
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
869 870
			"(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
			slot_stat, ap->active_tag, ap->sactive);
T
Tejun Heo 已提交
871 872
}

873
static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
T
Tejun Heo 已提交
874
{
J
Jeff Garzik 已提交
875 876
	struct ata_host *host = dev_instance;
	struct sil24_host_priv *hpriv = host->private_data;
T
Tejun Heo 已提交
877 878 879 880 881 882
	unsigned handled = 0;
	u32 status;
	int i;

	status = readl(hpriv->host_base + HOST_IRQ_STAT);

883 884 885 886 887 888
	if (status == 0xffffffff) {
		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
		       "PCI fault or device removal?\n");
		goto out;
	}

T
Tejun Heo 已提交
889 890 891
	if (!(status & IRQ_STAT_4PORTS))
		goto out;

J
Jeff Garzik 已提交
892
	spin_lock(&host->lock);
T
Tejun Heo 已提交
893

J
Jeff Garzik 已提交
894
	for (i = 0; i < host->n_ports; i++)
T
Tejun Heo 已提交
895
		if (status & (1 << i)) {
J
Jeff Garzik 已提交
896
			struct ata_port *ap = host->ports[i];
897
			if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
J
Jeff Garzik 已提交
898
				sil24_host_intr(host->ports[i]);
899 900 901 902
				handled++;
			} else
				printk(KERN_ERR DRV_NAME
				       ": interrupt from disabled port %d\n", i);
T
Tejun Heo 已提交
903 904
		}

J
Jeff Garzik 已提交
905
	spin_unlock(&host->lock);
T
Tejun Heo 已提交
906 907 908 909
 out:
	return IRQ_RETVAL(handled);
}

910 911 912 913 914 915 916 917 918 919
static void sil24_error_handler(struct ata_port *ap)
{
	struct ata_eh_context *ehc = &ap->eh_context;

	if (sil24_init_port(ap)) {
		ata_eh_freeze_port(ap);
		ehc->i.action |= ATA_EH_HARDRESET;
	}

	/* perform recovery */
920 921
	ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
		  ata_std_postreset);
922 923 924 925 926 927 928 929 930 931 932 933 934 935
}

static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

	if (qc->flags & ATA_QCFLAG_FAILED)
		qc->err_mask |= AC_ERR_OTHER;

	/* make DMA engine forget about the failed command */
	if (qc->err_mask)
		sil24_init_port(ap);
}

936 937
static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
{
938
	const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
939 940 941 942

	dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
}

T
Tejun Heo 已提交
943 944
static int sil24_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
945
	struct device *dev = ap->host->dev;
T
Tejun Heo 已提交
946
	struct sil24_port_priv *pp;
T
Tejun Heo 已提交
947
	union sil24_cmd_block *cb;
948
	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
T
Tejun Heo 已提交
949
	dma_addr_t cb_dma;
950
	int rc = -ENOMEM;
T
Tejun Heo 已提交
951

952
	pp = kzalloc(sizeof(*pp), GFP_KERNEL);
T
Tejun Heo 已提交
953
	if (!pp)
954
		goto err_out;
T
Tejun Heo 已提交
955

956 957
	pp->tf.command = ATA_DRDY;

T
Tejun Heo 已提交
958
	cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
959 960
	if (!cb)
		goto err_out_pp;
T
Tejun Heo 已提交
961 962
	memset(cb, 0, cb_size);

963 964 965 966
	rc = ata_pad_alloc(ap, dev);
	if (rc)
		goto err_out_pad;

T
Tejun Heo 已提交
967 968 969 970 971 972
	pp->cmd_block = cb;
	pp->cmd_block_dma = cb_dma;

	ap->private_data = pp;

	return 0;
973 974 975 976 977 978 979

err_out_pad:
	sil24_cblk_free(pp, dev);
err_out_pp:
	kfree(pp);
err_out:
	return rc;
T
Tejun Heo 已提交
980 981 982 983
}

static void sil24_port_stop(struct ata_port *ap)
{
J
Jeff Garzik 已提交
984
	struct device *dev = ap->host->dev;
T
Tejun Heo 已提交
985 986
	struct sil24_port_priv *pp = ap->private_data;

987
	sil24_cblk_free(pp, dev);
988
	ata_pad_free(ap, dev);
T
Tejun Heo 已提交
989 990 991
	kfree(pp);
}

J
Jeff Garzik 已提交
992
static void sil24_host_stop(struct ata_host *host)
T
Tejun Heo 已提交
993
{
J
Jeff Garzik 已提交
994 995
	struct sil24_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
T
Tejun Heo 已提交
996

997 998
	pci_iounmap(pdev, hpriv->host_base);
	pci_iounmap(pdev, hpriv->port_base);
T
Tejun Heo 已提交
999 1000 1001
	kfree(hpriv);
}

1002
static void sil24_init_controller(struct pci_dev *pdev, int n_ports,
J
Jeff Garzik 已提交
1003
				  unsigned long port_flags,
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
				  void __iomem *host_base,
				  void __iomem *port_base)
{
	u32 tmp;
	int i;

	/* GPIO off */
	writel(0, host_base + HOST_FLASH_CMD);

	/* clear global reset & mask interrupts during initialization */
	writel(0, host_base + HOST_CTRL);

	/* init ports */
	for (i = 0; i < n_ports; i++) {
		void __iomem *port = port_base + i * PORT_REGS_SIZE;

		/* Initial PHY setting */
		writel(0x20c, port + PORT_PHY_CFG);

		/* Clear port RST */
		tmp = readl(port + PORT_CTRL_STAT);
		if (tmp & PORT_CS_PORT_RST) {
			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
			tmp = ata_wait_register(port + PORT_CTRL_STAT,
						PORT_CS_PORT_RST,
						PORT_CS_PORT_RST, 10, 100);
			if (tmp & PORT_CS_PORT_RST)
				dev_printk(KERN_ERR, &pdev->dev,
				           "failed to clear port RST\n");
		}

		/* Configure IRQ WoC */
J
Jeff Garzik 已提交
1036
		if (port_flags & SIL24_FLAG_PCIX_IRQ_WOC)
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
			writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
		else
			writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);

		/* Zero error counters. */
		writel(0x8000, port + PORT_DECODE_ERR_THRESH);
		writel(0x8000, port + PORT_CRC_ERR_THRESH);
		writel(0x8000, port + PORT_HSHK_ERR_THRESH);
		writel(0x0000, port + PORT_DECODE_ERR_CNT);
		writel(0x0000, port + PORT_CRC_ERR_CNT);
		writel(0x0000, port + PORT_HSHK_ERR_CNT);

		/* Always use 64bit activation */
		writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);

		/* Clear port multiplier enable and resume bits */
		writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
	}

	/* Turn on interrupts */
	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
}

T
Tejun Heo 已提交
1060 1061 1062 1063
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
	unsigned int board_id = (unsigned int)ent->driver_data;
1064
	struct ata_port_info *pinfo = &sil24_port_info[board_id];
T
Tejun Heo 已提交
1065 1066
	struct ata_probe_ent *probe_ent = NULL;
	struct sil24_host_priv *hpriv = NULL;
1067 1068
	void __iomem *host_base = NULL;
	void __iomem *port_base = NULL;
T
Tejun Heo 已提交
1069
	int i, rc;
1070
	u32 tmp;
T
Tejun Heo 已提交
1071 1072

	if (!printed_version++)
1073
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
T
Tejun Heo 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083

	rc = pci_enable_device(pdev);
	if (rc)
		return rc;

	rc = pci_request_regions(pdev, DRV_NAME);
	if (rc)
		goto out_disable;

	rc = -ENOMEM;
1084 1085
	/* map mmio registers */
	host_base = pci_iomap(pdev, 0, 0);
T
Tejun Heo 已提交
1086 1087
	if (!host_base)
		goto out_free;
1088
	port_base = pci_iomap(pdev, 2, 0);
T
Tejun Heo 已提交
1089 1090 1091 1092
	if (!port_base)
		goto out_free;

	/* allocate & init probe_ent and hpriv */
1093
	probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
T
Tejun Heo 已提交
1094 1095 1096
	if (!probe_ent)
		goto out_free;

1097
	hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
T
Tejun Heo 已提交
1098 1099 1100 1101 1102 1103
	if (!hpriv)
		goto out_free;

	probe_ent->dev = pci_dev_to_dev(pdev);
	INIT_LIST_HEAD(&probe_ent->node);

1104
	probe_ent->sht		= pinfo->sht;
J
Jeff Garzik 已提交
1105
	probe_ent->port_flags	= pinfo->flags;
1106
	probe_ent->pio_mask	= pinfo->pio_mask;
1107
	probe_ent->mwdma_mask	= pinfo->mwdma_mask;
1108 1109
	probe_ent->udma_mask	= pinfo->udma_mask;
	probe_ent->port_ops	= pinfo->port_ops;
J
Jeff Garzik 已提交
1110
	probe_ent->n_ports	= SIL24_FLAG2NPORTS(pinfo->flags);
T
Tejun Heo 已提交
1111 1112

	probe_ent->irq = pdev->irq;
1113
	probe_ent->irq_flags = IRQF_SHARED;
T
Tejun Heo 已提交
1114 1115 1116 1117 1118 1119 1120 1121
	probe_ent->private_data = hpriv;

	hpriv->host_base = host_base;
	hpriv->port_base = port_base;

	/*
	 * Configure the device
	 */
T
Tejun Heo 已提交
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				goto out_free;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			goto out_free;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			goto out_free;
		}
T
Tejun Heo 已提交
1145 1146
	}

1147
	/* Apply workaround for completion IRQ loss on PCI-X errata */
J
Jeff Garzik 已提交
1148
	if (probe_ent->port_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1149 1150 1151 1152 1153 1154
		tmp = readl(host_base + HOST_CTRL);
		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
			dev_printk(KERN_INFO, &pdev->dev,
				   "Applying completion IRQ loss on PCI-X "
				   "errata fix\n");
		else
J
Jeff Garzik 已提交
1155
			probe_ent->port_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1156 1157
	}

T
Tejun Heo 已提交
1158
	for (i = 0; i < probe_ent->n_ports; i++) {
1159 1160
		unsigned long portu =
			(unsigned long)port_base + i * PORT_REGS_SIZE;
T
Tejun Heo 已提交
1161

1162
		probe_ent->port[i].cmd_addr = portu;
T
Tejun Heo 已提交
1163 1164 1165 1166 1167
		probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;

		ata_std_ports(&probe_ent->port[i]);
	}

J
Jeff Garzik 已提交
1168
	sil24_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
1169
			      host_base, port_base);
T
Tejun Heo 已提交
1170 1171 1172

	pci_set_master(pdev);

1173
	/* FIXME: check ata_device_add return value */
T
Tejun Heo 已提交
1174 1175 1176 1177 1178 1179 1180
	ata_device_add(probe_ent);

	kfree(probe_ent);
	return 0;

 out_free:
	if (host_base)
1181
		pci_iounmap(pdev, host_base);
T
Tejun Heo 已提交
1182
	if (port_base)
1183
		pci_iounmap(pdev, port_base);
T
Tejun Heo 已提交
1184 1185 1186 1187 1188 1189 1190 1191
	kfree(probe_ent);
	kfree(hpriv);
	pci_release_regions(pdev);
 out_disable:
	pci_disable_device(pdev);
	return rc;
}

1192
#ifdef CONFIG_PM
1193 1194
static int sil24_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1195 1196
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	struct sil24_host_priv *hpriv = host->private_data;
1197 1198 1199 1200 1201 1202

	ata_pci_device_do_resume(pdev);

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
		writel(HOST_CTRL_GLOBAL_RST, hpriv->host_base + HOST_CTRL);

J
Jeff Garzik 已提交
1203
	sil24_init_controller(pdev, host->n_ports, host->ports[0]->flags,
1204 1205
			      hpriv->host_base, hpriv->port_base);

J
Jeff Garzik 已提交
1206
	ata_host_resume(host);
1207 1208 1209

	return 0;
}
1210
#endif
1211

T
Tejun Heo 已提交
1212 1213
static int __init sil24_init(void)
{
1214
	return pci_register_driver(&sil24_pci_driver);
T
Tejun Heo 已提交
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
}

static void __exit sil24_exit(void)
{
	pci_unregister_driver(&sil24_pci_driver);
}

MODULE_AUTHOR("Tejun Heo");
MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);

module_init(sil24_init);
module_exit(sil24_exit);