bnx2x_main.c 402.8 KB
Newer Older
1
/* bnx2x_main.c: Broadcom Everest network driver.
E
Eliezer Tamir 已提交
2
 *
3
 * Copyright (c) 2007-2013 Broadcom Corporation
E
Eliezer Tamir 已提交
4 5 6 7 8
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation.
 *
9
 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
10
 * Written by: Eliezer Tamir
E
Eliezer Tamir 已提交
11 12
 * Based on code from Michael Chan's bnx2 driver
 * UDP CSUM errata workaround by Arik Gendelman
E
Eilon Greenstein 已提交
13
 * Slowpath and fastpath rework by Vladislav Zolotarov
E
Eliezer Tamir 已提交
14
 * Statistics and Link management by Yitchak Gertner
E
Eliezer Tamir 已提交
15 16 17
 *
 */

18 19
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

E
Eliezer Tamir 已提交
20 21 22 23 24 25 26 27 28 29
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kernel.h>
#include <linux/device.h>  /* for dev_info() */
#include <linux/timer.h>
#include <linux/errno.h>
#include <linux/ioport.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/pci.h>
30
#include <linux/aer.h>
E
Eliezer Tamir 已提交
31 32 33 34 35 36 37 38 39 40 41 42
#include <linux/init.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/skbuff.h>
#include <linux/dma-mapping.h>
#include <linux/bitops.h>
#include <linux/irq.h>
#include <linux/delay.h>
#include <asm/byteorder.h>
#include <linux/time.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
43
#include <linux/if_vlan.h>
44
#include <linux/crash_dump.h>
E
Eliezer Tamir 已提交
45
#include <net/ip.h>
46
#include <net/ipv6.h>
E
Eliezer Tamir 已提交
47
#include <net/tcp.h>
J
Joe Stringer 已提交
48
#include <net/vxlan.h>
E
Eliezer Tamir 已提交
49
#include <net/checksum.h>
50
#include <net/ip6_checksum.h>
E
Eliezer Tamir 已提交
51 52
#include <linux/workqueue.h>
#include <linux/crc32.h>
53
#include <linux/crc32c.h>
E
Eliezer Tamir 已提交
54 55 56
#include <linux/prefetch.h>
#include <linux/zlib.h>
#include <linux/io.h>
57
#include <linux/semaphore.h>
B
Ben Hutchings 已提交
58
#include <linux/stringify.h>
59
#include <linux/vmalloc.h>
E
Eliezer Tamir 已提交
60 61 62

#include "bnx2x.h"
#include "bnx2x_init.h"
63
#include "bnx2x_init_ops.h"
D
Dmitry Kravkov 已提交
64
#include "bnx2x_cmn.h"
65
#include "bnx2x_vfpf.h"
V
Vladislav Zolotarov 已提交
66
#include "bnx2x_dcb.h"
V
Vladislav Zolotarov 已提交
67
#include "bnx2x_sp.h"
68 69 70
#include <linux/firmware.h>
#include "bnx2x_fw_file_hdr.h"
/* FW files */
B
Ben Hutchings 已提交
71 72 73 74 75
#define FW_FILE_VERSION					\
	__stringify(BCM_5710_FW_MAJOR_VERSION) "."	\
	__stringify(BCM_5710_FW_MINOR_VERSION) "."	\
	__stringify(BCM_5710_FW_REVISION_VERSION) "."	\
	__stringify(BCM_5710_FW_ENGINEERING_VERSION)
76 77
#define FW_FILE_NAME_E1		"bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
#define FW_FILE_NAME_E1H	"bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
D
Dmitry Kravkov 已提交
78
#define FW_FILE_NAME_E2		"bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
79

80 81
/* Time in jiffies before concluding the transmitter is hung */
#define TX_TIMEOUT		(5*HZ)
E
Eliezer Tamir 已提交
82

B
Bill Pemberton 已提交
83
static char version[] =
84
	"Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
E
Eliezer Tamir 已提交
85 86
	DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";

87
MODULE_AUTHOR("Eliezer Tamir");
D
Dmitry Kravkov 已提交
88
MODULE_DESCRIPTION("Broadcom NetXtreme II "
89 90 91
		   "BCM57710/57711/57711E/"
		   "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
		   "57840/57840_MF Driver");
E
Eliezer Tamir 已提交
92 93
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_MODULE_VERSION);
B
Ben Hutchings 已提交
94 95
MODULE_FIRMWARE(FW_FILE_NAME_E1);
MODULE_FIRMWARE(FW_FILE_NAME_E1H);
D
Dmitry Kravkov 已提交
96
MODULE_FIRMWARE(FW_FILE_NAME_E2);
E
Eliezer Tamir 已提交
97

98
int bnx2x_num_queues;
99
module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
D
Dmitry Kravkov 已提交
100 101
MODULE_PARM_DESC(num_queues,
		 " Set number of queues (default is as a number of CPUs)");
E
Eilon Greenstein 已提交
102

103
static int disable_tpa;
104
module_param(disable_tpa, int, S_IRUGO);
105
MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
E
Eilon Greenstein 已提交
106

107
static int int_mode;
108
module_param(int_mode, int, S_IRUGO);
109
MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
V
Vladislav Zolotarov 已提交
110
				"(1 INT#x; 2 MSI)");
E
Eilon Greenstein 已提交
111

112
static int dropless_fc;
113
module_param(dropless_fc, int, S_IRUGO);
114 115
MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");

116
static int mrrs = -1;
117
module_param(mrrs, int, S_IRUGO);
118 119
MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");

120
static int debug;
121
module_param(debug, int, S_IRUGO);
122 123
MODULE_PARM_DESC(debug, " Default debug msglevel");

124 125
static struct workqueue_struct *bnx2x_wq;
struct workqueue_struct *bnx2x_iov_wq;
V
Vladislav Zolotarov 已提交
126

127 128 129 130 131
struct bnx2x_mac_vals {
	u32 xmac_addr;
	u32 xmac_val;
	u32 emac_addr;
	u32 emac_val;
Y
Yuval Mintz 已提交
132 133
	u32 umac_addr[2];
	u32 umac_val[2];
134 135 136 137
	u32 bmac_addr;
	u32 bmac_val[2];
};

E
Eliezer Tamir 已提交
138 139
enum bnx2x_board_type {
	BCM57710 = 0,
140 141 142 143
	BCM57711,
	BCM57711E,
	BCM57712,
	BCM57712_MF,
144
	BCM57712_VF,
145 146
	BCM57800,
	BCM57800_MF,
147
	BCM57800_VF,
148 149
	BCM57810,
	BCM57810_MF,
150
	BCM57810_VF,
Y
Yuval Mintz 已提交
151 152
	BCM57840_4_10,
	BCM57840_2_20,
153
	BCM57840_MF,
154
	BCM57840_VF,
155
	BCM57811,
156 157 158 159
	BCM57811_MF,
	BCM57840_O,
	BCM57840_MFO,
	BCM57811_VF
E
Eliezer Tamir 已提交
160 161
};

162
/* indexed by board_type, above */
A
Andrew Morton 已提交
163
static struct {
E
Eliezer Tamir 已提交
164
	char *name;
B
Bill Pemberton 已提交
165
} board_info[] = {
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	[BCM57710]	= { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
	[BCM57711]	= { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
	[BCM57711E]	= { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
	[BCM57712]	= { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
	[BCM57712_MF]	= { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
	[BCM57712_VF]	= { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
	[BCM57800]	= { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
	[BCM57800_MF]	= { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
	[BCM57800_VF]	= { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
	[BCM57810]	= { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
	[BCM57810_MF]	= { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
	[BCM57810_VF]	= { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
	[BCM57840_4_10]	= { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
	[BCM57840_2_20]	= { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
	[BCM57840_MF]	= { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
	[BCM57840_VF]	= { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
	[BCM57811]	= { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
	[BCM57811_MF]	= { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
	[BCM57840_O]	= { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
	[BCM57840_MFO]	= { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
	[BCM57811_VF]	= { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
E
Eliezer Tamir 已提交
187 188
};

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
#ifndef PCI_DEVICE_ID_NX2_57710
#define PCI_DEVICE_ID_NX2_57710		CHIP_NUM_57710
#endif
#ifndef PCI_DEVICE_ID_NX2_57711
#define PCI_DEVICE_ID_NX2_57711		CHIP_NUM_57711
#endif
#ifndef PCI_DEVICE_ID_NX2_57711E
#define PCI_DEVICE_ID_NX2_57711E	CHIP_NUM_57711E
#endif
#ifndef PCI_DEVICE_ID_NX2_57712
#define PCI_DEVICE_ID_NX2_57712		CHIP_NUM_57712
#endif
#ifndef PCI_DEVICE_ID_NX2_57712_MF
#define PCI_DEVICE_ID_NX2_57712_MF	CHIP_NUM_57712_MF
#endif
204 205 206
#ifndef PCI_DEVICE_ID_NX2_57712_VF
#define PCI_DEVICE_ID_NX2_57712_VF	CHIP_NUM_57712_VF
#endif
207 208 209 210 211 212
#ifndef PCI_DEVICE_ID_NX2_57800
#define PCI_DEVICE_ID_NX2_57800		CHIP_NUM_57800
#endif
#ifndef PCI_DEVICE_ID_NX2_57800_MF
#define PCI_DEVICE_ID_NX2_57800_MF	CHIP_NUM_57800_MF
#endif
213 214 215
#ifndef PCI_DEVICE_ID_NX2_57800_VF
#define PCI_DEVICE_ID_NX2_57800_VF	CHIP_NUM_57800_VF
#endif
216 217 218 219 220 221
#ifndef PCI_DEVICE_ID_NX2_57810
#define PCI_DEVICE_ID_NX2_57810		CHIP_NUM_57810
#endif
#ifndef PCI_DEVICE_ID_NX2_57810_MF
#define PCI_DEVICE_ID_NX2_57810_MF	CHIP_NUM_57810_MF
#endif
Y
Yuval Mintz 已提交
222 223 224
#ifndef PCI_DEVICE_ID_NX2_57840_O
#define PCI_DEVICE_ID_NX2_57840_O	CHIP_NUM_57840_OBSOLETE
#endif
225 226 227
#ifndef PCI_DEVICE_ID_NX2_57810_VF
#define PCI_DEVICE_ID_NX2_57810_VF	CHIP_NUM_57810_VF
#endif
Y
Yuval Mintz 已提交
228 229 230 231 232 233 234 235
#ifndef PCI_DEVICE_ID_NX2_57840_4_10
#define PCI_DEVICE_ID_NX2_57840_4_10	CHIP_NUM_57840_4_10
#endif
#ifndef PCI_DEVICE_ID_NX2_57840_2_20
#define PCI_DEVICE_ID_NX2_57840_2_20	CHIP_NUM_57840_2_20
#endif
#ifndef PCI_DEVICE_ID_NX2_57840_MFO
#define PCI_DEVICE_ID_NX2_57840_MFO	CHIP_NUM_57840_MF_OBSOLETE
236 237 238 239
#endif
#ifndef PCI_DEVICE_ID_NX2_57840_MF
#define PCI_DEVICE_ID_NX2_57840_MF	CHIP_NUM_57840_MF
#endif
240 241 242
#ifndef PCI_DEVICE_ID_NX2_57840_VF
#define PCI_DEVICE_ID_NX2_57840_VF	CHIP_NUM_57840_VF
#endif
243 244 245 246 247 248
#ifndef PCI_DEVICE_ID_NX2_57811
#define PCI_DEVICE_ID_NX2_57811		CHIP_NUM_57811
#endif
#ifndef PCI_DEVICE_ID_NX2_57811_MF
#define PCI_DEVICE_ID_NX2_57811_MF	CHIP_NUM_57811_MF
#endif
249 250 251 252
#ifndef PCI_DEVICE_ID_NX2_57811_VF
#define PCI_DEVICE_ID_NX2_57811_VF	CHIP_NUM_57811_VF
#endif

253
static const struct pci_device_id bnx2x_pci_tbl[] = {
E
Eilon Greenstein 已提交
254 255 256
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
D
Dmitry Kravkov 已提交
257
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
258
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
259
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
260 261
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
262
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
263 264
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Y
Yuval Mintz 已提交
265 266 267
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
268
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Y
Yuval Mintz 已提交
269
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
270
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
271
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
272 273
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
274
	{ PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
E
Eliezer Tamir 已提交
275 276 277 278 279
	{ 0 }
};

MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);

280 281 282 283
/* Global resources for unloading a previously loaded device */
#define BNX2X_PREV_WAIT_NEEDED 1
static DEFINE_SEMAPHORE(bnx2x_prev_sem);
static LIST_HEAD(bnx2x_prev_list);
284 285 286 287 288 289

/* Forward declaration */
static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);

E
Eliezer Tamir 已提交
290 291 292 293
/****************************************************************************
* General service functions
****************************************************************************/

294 295
static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr);

E
Eric Dumazet 已提交
296
static void __storm_memset_dma_mapping(struct bnx2x *bp,
297 298 299 300 301 302
				       u32 addr, dma_addr_t mapping)
{
	REG_WR(bp,  addr, U64_LO(mapping));
	REG_WR(bp,  addr + 4, U64_HI(mapping));
}

E
Eric Dumazet 已提交
303 304
static void storm_memset_spq_addr(struct bnx2x *bp,
				  dma_addr_t mapping, u16 abs_fid)
305 306 307 308 309 310 311
{
	u32 addr = XSEM_REG_FAST_MEMORY +
			XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);

	__storm_memset_dma_mapping(bp, addr, mapping);
}

E
Eric Dumazet 已提交
312 313
static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
				  u16 pf_id)
314
{
315 316 317 318 319 320 321 322
	REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
		pf_id);
	REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
		pf_id);
	REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
		pf_id);
	REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
		pf_id);
323 324
}

E
Eric Dumazet 已提交
325 326
static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
				 u8 enable)
327 328 329 330 331 332 333 334 335 336
{
	REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
		enable);
	REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
		enable);
	REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
		enable);
	REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
		enable);
}
337

E
Eric Dumazet 已提交
338 339
static void storm_memset_eq_data(struct bnx2x *bp,
				 struct event_ring_data *eq_data,
340 341 342 343 344 345 346 347 348
				u16 pfid)
{
	size_t size = sizeof(struct event_ring_data);

	u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);

	__storm_memset_struct(bp, addr, size, (u32 *)eq_data);
}

E
Eric Dumazet 已提交
349 350
static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
				 u16 pfid)
351 352 353 354 355
{
	u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
	REG_WR16(bp, addr, eq_prod);
}

E
Eliezer Tamir 已提交
356 357 358
/* used only at init
 * locking is done by mcp
 */
359
static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
E
Eliezer Tamir 已提交
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
{
	pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
	pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
	pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
			       PCICFG_VENDOR_ID_OFFSET);
}

static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
{
	u32 val;

	pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
	pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
	pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
			       PCICFG_VENDOR_ID_OFFSET);

	return val;
}

D
Dmitry Kravkov 已提交
379 380 381 382 383 384
#define DMAE_DP_SRC_GRC		"grc src_addr [%08x]"
#define DMAE_DP_SRC_PCI		"pci src_addr [%x:%08x]"
#define DMAE_DP_DST_GRC		"grc dst_addr [%08x]"
#define DMAE_DP_DST_PCI		"pci dst_addr [%x:%08x]"
#define DMAE_DP_DST_NONE	"dst_addr [none]"

Y
Yuval Mintz 已提交
385 386
static void bnx2x_dp_dmae(struct bnx2x *bp,
			  struct dmae_command *dmae, int msglvl)
387 388
{
	u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Y
Yuval Mintz 已提交
389
	int i;
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444

	switch (dmae->opcode & DMAE_COMMAND_DST) {
	case DMAE_CMD_DST_PCI:
		if (src_type == DMAE_CMD_SRC_PCI)
			DP(msglvl, "DMAE: opcode 0x%08x\n"
			   "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
			   "comp_addr [%x:%08x], comp_val 0x%08x\n",
			   dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
			   dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
			   dmae->comp_addr_hi, dmae->comp_addr_lo,
			   dmae->comp_val);
		else
			DP(msglvl, "DMAE: opcode 0x%08x\n"
			   "src [%08x], len [%d*4], dst [%x:%08x]\n"
			   "comp_addr [%x:%08x], comp_val 0x%08x\n",
			   dmae->opcode, dmae->src_addr_lo >> 2,
			   dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
			   dmae->comp_addr_hi, dmae->comp_addr_lo,
			   dmae->comp_val);
		break;
	case DMAE_CMD_DST_GRC:
		if (src_type == DMAE_CMD_SRC_PCI)
			DP(msglvl, "DMAE: opcode 0x%08x\n"
			   "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
			   "comp_addr [%x:%08x], comp_val 0x%08x\n",
			   dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
			   dmae->len, dmae->dst_addr_lo >> 2,
			   dmae->comp_addr_hi, dmae->comp_addr_lo,
			   dmae->comp_val);
		else
			DP(msglvl, "DMAE: opcode 0x%08x\n"
			   "src [%08x], len [%d*4], dst [%08x]\n"
			   "comp_addr [%x:%08x], comp_val 0x%08x\n",
			   dmae->opcode, dmae->src_addr_lo >> 2,
			   dmae->len, dmae->dst_addr_lo >> 2,
			   dmae->comp_addr_hi, dmae->comp_addr_lo,
			   dmae->comp_val);
		break;
	default:
		if (src_type == DMAE_CMD_SRC_PCI)
			DP(msglvl, "DMAE: opcode 0x%08x\n"
			   "src_addr [%x:%08x]  len [%d * 4]  dst_addr [none]\n"
			   "comp_addr [%x:%08x]  comp_val 0x%08x\n",
			   dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
			   dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
			   dmae->comp_val);
		else
			DP(msglvl, "DMAE: opcode 0x%08x\n"
			   "src_addr [%08x]  len [%d * 4]  dst_addr [none]\n"
			   "comp_addr [%x:%08x]  comp_val 0x%08x\n",
			   dmae->opcode, dmae->src_addr_lo >> 2,
			   dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
			   dmae->comp_val);
		break;
	}
Y
Yuval Mintz 已提交
445 446 447 448

	for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
		DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
		   i, *(((u32 *)dmae) + i));
449
}
D
Dmitry Kravkov 已提交
450

E
Eliezer Tamir 已提交
451
/* copy command into DMAE command memory and set DMAE command go */
452
void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
E
Eliezer Tamir 已提交
453 454 455 456 457 458 459 460 461 462 463
{
	u32 cmd_offset;
	int i;

	cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
	for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
		REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
	}
	REG_WR(bp, dmae_reg_go_c[idx], 1);
}

D
Dmitry Kravkov 已提交
464
u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
E
Eliezer Tamir 已提交
465
{
D
Dmitry Kravkov 已提交
466 467 468
	return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
			   DMAE_CMD_C_ENABLE);
}
469

D
Dmitry Kravkov 已提交
470 471 472 473
u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
{
	return opcode & ~DMAE_CMD_SRC_RESET;
}
474

D
Dmitry Kravkov 已提交
475 476 477 478 479 480 481
u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
			     bool with_comp, u8 comp_type)
{
	u32 opcode = 0;

	opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
		   (dst_type << DMAE_COMMAND_DST_SHIFT));
482

D
Dmitry Kravkov 已提交
483 484 485
	opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);

	opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
486 487
	opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
		   (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
D
Dmitry Kravkov 已提交
488
	opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
E
Eliezer Tamir 已提交
489 490

#ifdef __BIG_ENDIAN
D
Dmitry Kravkov 已提交
491
	opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
E
Eliezer Tamir 已提交
492
#else
D
Dmitry Kravkov 已提交
493
	opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
E
Eliezer Tamir 已提交
494
#endif
D
Dmitry Kravkov 已提交
495 496 497 498 499
	if (with_comp)
		opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
	return opcode;
}

500
void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
501 502
				      struct dmae_command *dmae,
				      u8 src_type, u8 dst_type)
D
Dmitry Kravkov 已提交
503 504 505 506 507 508 509 510 511 512 513 514 515
{
	memset(dmae, 0, sizeof(struct dmae_command));

	/* set the opcode */
	dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
					 true, DMAE_COMP_PCI);

	/* fill in the completion parameters */
	dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
	dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
	dmae->comp_val = DMAE_COMP_VAL;
}

516
/* issue a dmae command over the init-channel and wait for completion */
517 518
int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
			       u32 *comp)
D
Dmitry Kravkov 已提交
519
{
520
	int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
D
Dmitry Kravkov 已提交
521 522
	int rc = 0;

Y
Yuval Mintz 已提交
523 524 525
	bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);

	/* Lock the dmae channel. Disable BHs to prevent a dead-lock
526 527 528
	 * as long as this code is called both from syscall context and
	 * from ndo_set_rx_mode() flow that may be called from BH.
	 */
529

530
	spin_lock_bh(&bp->dmae_lock);
531

D
Dmitry Kravkov 已提交
532
	/* reset completion */
533
	*comp = 0;
E
Eliezer Tamir 已提交
534

D
Dmitry Kravkov 已提交
535 536
	/* post the command on the channel used for initializations */
	bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
E
Eliezer Tamir 已提交
537

D
Dmitry Kravkov 已提交
538
	/* wait for completion */
E
Eliezer Tamir 已提交
539
	udelay(5);
540
	while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
541

A
Ariel Elior 已提交
542 543 544
		if (!cnt ||
		    (bp->recovery_state != BNX2X_RECOVERY_DONE &&
		     bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
E
Eilon Greenstein 已提交
545
			BNX2X_ERR("DMAE timeout!\n");
D
Dmitry Kravkov 已提交
546 547
			rc = DMAE_TIMEOUT;
			goto unlock;
E
Eliezer Tamir 已提交
548
		}
549
		cnt--;
D
Dmitry Kravkov 已提交
550
		udelay(50);
E
Eliezer Tamir 已提交
551
	}
552
	if (*comp & DMAE_PCI_ERR_FLAG) {
D
Dmitry Kravkov 已提交
553 554 555 556 557
		BNX2X_ERR("DMAE PCI error!\n");
		rc = DMAE_PCI_ERROR;
	}

unlock:
558

559
	spin_unlock_bh(&bp->dmae_lock);
560

D
Dmitry Kravkov 已提交
561 562 563 564 565 566
	return rc;
}

void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
		      u32 len32)
{
Y
Yuval Mintz 已提交
567
	int rc;
D
Dmitry Kravkov 已提交
568 569 570 571 572
	struct dmae_command dmae;

	if (!bp->dmae_ready) {
		u32 *data = bnx2x_sp(bp, wb_data[0]);

573 574 575 576
		if (CHIP_IS_E1(bp))
			bnx2x_init_ind_wr(bp, dst_addr, data, len32);
		else
			bnx2x_init_str_wr(bp, dst_addr, data, len32);
D
Dmitry Kravkov 已提交
577 578 579 580 581 582 583 584 585 586 587 588 589 590
		return;
	}

	/* set opcode and fixed command fields */
	bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);

	/* fill in addresses and len */
	dmae.src_addr_lo = U64_LO(dma_addr);
	dmae.src_addr_hi = U64_HI(dma_addr);
	dmae.dst_addr_lo = dst_addr >> 2;
	dmae.dst_addr_hi = 0;
	dmae.len = len32;

	/* issue the command and wait for completion */
591
	rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Y
Yuval Mintz 已提交
592 593
	if (rc) {
		BNX2X_ERR("DMAE returned failure %d\n", rc);
594
#ifdef BNX2X_STOP_ON_ERROR
Y
Yuval Mintz 已提交
595
		bnx2x_panic();
596
#endif
Y
Yuval Mintz 已提交
597
	}
E
Eliezer Tamir 已提交
598 599
}

Y
Yaniv Rosner 已提交
600
void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
E
Eliezer Tamir 已提交
601
{
Y
Yuval Mintz 已提交
602
	int rc;
603
	struct dmae_command dmae;
604 605 606 607 608

	if (!bp->dmae_ready) {
		u32 *data = bnx2x_sp(bp, wb_data[0]);
		int i;

M
Merav Sicron 已提交
609
		if (CHIP_IS_E1(bp))
610 611
			for (i = 0; i < len32; i++)
				data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
M
Merav Sicron 已提交
612
		else
613 614 615
			for (i = 0; i < len32; i++)
				data[i] = REG_RD(bp, src_addr + i*4);

616 617 618
		return;
	}

D
Dmitry Kravkov 已提交
619 620
	/* set opcode and fixed command fields */
	bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
E
Eliezer Tamir 已提交
621

D
Dmitry Kravkov 已提交
622
	/* fill in addresses and len */
623 624 625 626 627
	dmae.src_addr_lo = src_addr >> 2;
	dmae.src_addr_hi = 0;
	dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
	dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
	dmae.len = len32;
628

D
Dmitry Kravkov 已提交
629
	/* issue the command and wait for completion */
630
	rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Y
Yuval Mintz 已提交
631 632
	if (rc) {
		BNX2X_ERR("DMAE returned failure %d\n", rc);
633
#ifdef BNX2X_STOP_ON_ERROR
Y
Yuval Mintz 已提交
634
		bnx2x_panic();
635
#endif
636
	}
637 638
}

639 640
static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
				      u32 addr, u32 len)
641
{
642
	int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
643 644
	int offset = 0;

645
	while (len > dmae_wr_max) {
646
		bnx2x_write_dmae(bp, phys_addr + offset,
647 648 649
				 addr + offset, dmae_wr_max);
		offset += dmae_wr_max * 4;
		len -= dmae_wr_max;
650 651 652 653 654
	}

	bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
}

A
Ariel Elior 已提交
655 656 657 658 659 660 661
enum storms {
	   XSTORM,
	   TSTORM,
	   CSTORM,
	   USTORM,
	   MAX_STORMS
};
662

A
Ariel Elior 已提交
663 664
#define STORMS_NUM 4
#define REGS_IN_ENTRY 4
665

A
Ariel Elior 已提交
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
static inline int bnx2x_get_assert_list_entry(struct bnx2x *bp,
					      enum storms storm,
					      int entry)
{
	switch (storm) {
	case XSTORM:
		return XSTORM_ASSERT_LIST_OFFSET(entry);
	case TSTORM:
		return TSTORM_ASSERT_LIST_OFFSET(entry);
	case CSTORM:
		return CSTORM_ASSERT_LIST_OFFSET(entry);
	case USTORM:
		return USTORM_ASSERT_LIST_OFFSET(entry);
	case MAX_STORMS:
	default:
		BNX2X_ERR("unknown storm\n");
682
	}
A
Ariel Elior 已提交
683 684
	return -EINVAL;
}
685

A
Ariel Elior 已提交
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
static int bnx2x_mc_assert(struct bnx2x *bp)
{
	char last_idx;
	int i, j, rc = 0;
	enum storms storm;
	u32 regs[REGS_IN_ENTRY];
	u32 bar_storm_intmem[STORMS_NUM] = {
		BAR_XSTRORM_INTMEM,
		BAR_TSTRORM_INTMEM,
		BAR_CSTRORM_INTMEM,
		BAR_USTRORM_INTMEM
	};
	u32 storm_assert_list_index[STORMS_NUM] = {
		XSTORM_ASSERT_LIST_INDEX_OFFSET,
		TSTORM_ASSERT_LIST_INDEX_OFFSET,
		CSTORM_ASSERT_LIST_INDEX_OFFSET,
		USTORM_ASSERT_LIST_INDEX_OFFSET
	};
	char *storms_string[STORMS_NUM] = {
		"XSTORM",
		"TSTORM",
		"CSTORM",
		"USTORM"
	};

	for (storm = XSTORM; storm < MAX_STORMS; storm++) {
		last_idx = REG_RD8(bp, bar_storm_intmem[storm] +
				   storm_assert_list_index[storm]);
		if (last_idx)
			BNX2X_ERR("%s_ASSERT_LIST_INDEX 0x%x\n",
				  storms_string[storm], last_idx);

		/* print the asserts */
		for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
			/* read a single assert entry */
			for (j = 0; j < REGS_IN_ENTRY; j++)
				regs[j] = REG_RD(bp, bar_storm_intmem[storm] +
					  bnx2x_get_assert_list_entry(bp,
								      storm,
								      i) +
					  sizeof(u32) * j);

			/* log entry if it contains a valid assert */
			if (regs[0] != COMMON_ASM_INVALID_ASSERT_OPCODE) {
				BNX2X_ERR("%s_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
					  storms_string[storm], i, regs[3],
					  regs[2], regs[1], regs[0]);
				rc++;
			} else {
				break;
			}
E
Eliezer Tamir 已提交
737 738
		}
	}
739

A
Ariel Elior 已提交
740 741 742 743 744 745 746 747
	BNX2X_ERR("Chip Revision: %s, FW Version: %d_%d_%d\n",
		  CHIP_IS_E1(bp) ? "everest1" :
		  CHIP_IS_E1H(bp) ? "everest1h" :
		  CHIP_IS_E2(bp) ? "everest2" : "everest3",
		  BCM_5710_FW_MAJOR_VERSION,
		  BCM_5710_FW_MINOR_VERSION,
		  BCM_5710_FW_REVISION_VERSION);

E
Eliezer Tamir 已提交
748 749
	return rc;
}
E
Eliezer Tamir 已提交
750

751 752 753 754
#define MCPR_TRACE_BUFFER_SIZE	(0x800)
#define SCRATCH_BUFFER_SIZE(bp)	\
	(CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))

755
void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
E
Eliezer Tamir 已提交
756
{
757
	u32 addr, val;
E
Eliezer Tamir 已提交
758
	u32 mark, offset;
759
	__be32 data[9];
E
Eliezer Tamir 已提交
760
	int word;
D
Dmitry Kravkov 已提交
761
	u32 trace_shmem_base;
762 763 764 765
	if (BP_NOMCP(bp)) {
		BNX2X_ERR("NO MCP - can not dump\n");
		return;
	}
766 767 768 769 770 771 772
	netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
		(bp->common.bc_ver & 0xff0000) >> 16,
		(bp->common.bc_ver & 0xff00) >> 8,
		(bp->common.bc_ver & 0xff));

	val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
	if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
M
Merav Sicron 已提交
773
		BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
V
Vladislav Zolotarov 已提交
774

D
Dmitry Kravkov 已提交
775 776 777 778
	if (BP_PATH(bp) == 0)
		trace_shmem_base = bp->common.shmem_base;
	else
		trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
779 780 781 782 783 784 785 786 787 788 789

	/* sanity */
	if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
	    trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
				SCRATCH_BUFFER_SIZE(bp)) {
		BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
			  trace_shmem_base);
		return;
	}

	addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
790 791 792 793 794 795 796 797 798 799

	/* validate TRCB signature */
	mark = REG_RD(bp, addr);
	if (mark != MFW_TRACE_SIGNATURE) {
		BNX2X_ERR("Trace buffer signature is missing.");
		return ;
	}

	/* read cyclic buffer pointer */
	addr += 4;
V
Vladislav Zolotarov 已提交
800
	mark = REG_RD(bp, addr);
801 802 803 804 805
	mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
	if (mark >= trace_shmem_base || mark < addr + 4) {
		BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
		return;
	}
806
	printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
E
Eliezer Tamir 已提交
807

808
	printk("%s", lvl);
Y
Yuval Mintz 已提交
809 810

	/* dump buffer after the mark */
811
	for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
E
Eliezer Tamir 已提交
812
		for (word = 0; word < 8; word++)
V
Vladislav Zolotarov 已提交
813
			data[word] = htonl(REG_RD(bp, offset + 4*word));
E
Eliezer Tamir 已提交
814
		data[8] = 0x0;
815
		pr_cont("%s", (char *)data);
E
Eliezer Tamir 已提交
816
	}
Y
Yuval Mintz 已提交
817 818

	/* dump buffer before the mark */
V
Vladislav Zolotarov 已提交
819
	for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
E
Eliezer Tamir 已提交
820
		for (word = 0; word < 8; word++)
V
Vladislav Zolotarov 已提交
821
			data[word] = htonl(REG_RD(bp, offset + 4*word));
E
Eliezer Tamir 已提交
822
		data[8] = 0x0;
823
		pr_cont("%s", (char *)data);
E
Eliezer Tamir 已提交
824
	}
825 826 827
	printk("%s" "end of fw dump\n", lvl);
}

E
Eric Dumazet 已提交
828
static void bnx2x_fw_dump(struct bnx2x *bp)
829 830
{
	bnx2x_fw_dump_lvl(bp, KERN_ERR);
E
Eliezer Tamir 已提交
831 832
}

Y
Yuval Mintz 已提交
833 834 835 836 837 838 839
static void bnx2x_hc_int_disable(struct bnx2x *bp)
{
	int port = BP_PORT(bp);
	u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
	u32 val = REG_RD(bp, addr);

	/* in E1 we must use only PCI configuration space to disable
840 841
	 * MSI/MSIX capability
	 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Y
Yuval Mintz 已提交
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
	 */
	if (CHIP_IS_E1(bp)) {
		/* Since IGU_PF_CONF_MSI_MSIX_EN still always on
		 * Use mask register to prevent from HC sending interrupts
		 * after we exit the function
		 */
		REG_WR(bp, HC_REG_INT_MASK + port*4, 0);

		val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
			 HC_CONFIG_0_REG_INT_LINE_EN_0 |
			 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
	} else
		val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
			 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
			 HC_CONFIG_0_REG_INT_LINE_EN_0 |
			 HC_CONFIG_0_REG_ATTN_BIT_EN_0);

	DP(NETIF_MSG_IFDOWN,
	   "write %x to HC %d (addr 0x%x)\n",
	   val, port, addr);

	/* flush all outstanding writes */
	mmiowb();

	REG_WR(bp, addr, val);
	if (REG_RD(bp, addr) != val)
Y
Yuval Mintz 已提交
868
		BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Y
Yuval Mintz 已提交
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
}

static void bnx2x_igu_int_disable(struct bnx2x *bp)
{
	u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);

	val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
		 IGU_PF_CONF_INT_LINE_EN |
		 IGU_PF_CONF_ATTN_BIT_EN);

	DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);

	/* flush all outstanding writes */
	mmiowb();

	REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
	if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Y
Yuval Mintz 已提交
886
		BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Y
Yuval Mintz 已提交
887 888 889 890 891 892 893 894 895 896 897
}

static void bnx2x_int_disable(struct bnx2x *bp)
{
	if (bp->common.int_block == INT_BLOCK_HC)
		bnx2x_hc_int_disable(bp);
	else
		bnx2x_igu_int_disable(bp);
}

void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
E
Eliezer Tamir 已提交
898 899
{
	int i;
900 901 902 903 904
	u16 j;
	struct hc_sp_status_block_data sp_sb_data;
	int func = BP_FUNC(bp);
#ifdef BNX2X_STOP_ON_ERROR
	u16 start = 0, end = 0;
905
	u8 cos;
906
#endif
907
	if (IS_PF(bp) && disable_int)
Y
Yuval Mintz 已提交
908
		bnx2x_int_disable(bp);
E
Eliezer Tamir 已提交
909

Y
Yitchak Gertner 已提交
910
	bp->stats_state = STATS_STATE_DISABLED;
911
	bp->eth_stats.unrecoverable_error++;
Y
Yitchak Gertner 已提交
912 913
	DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");

E
Eliezer Tamir 已提交
914 915
	BNX2X_ERR("begin crash dump -----------------\n");

E
Eilon Greenstein 已提交
916 917
	/* Indices */
	/* Common */
918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
	if (IS_PF(bp)) {
		struct host_sp_status_block *def_sb = bp->def_status_blk;
		int data_size, cstorm_offset;

		BNX2X_ERR("def_idx(0x%x)  def_att_idx(0x%x)  attn_state(0x%x)  spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
			  bp->def_idx, bp->def_att_idx, bp->attn_state,
			  bp->spq_prod_idx, bp->stats_counter);
		BNX2X_ERR("DSB: attn bits(0x%x)  ack(0x%x)  id(0x%x)  idx(0x%x)\n",
			  def_sb->atten_status_block.attn_bits,
			  def_sb->atten_status_block.attn_bits_ack,
			  def_sb->atten_status_block.status_block_id,
			  def_sb->atten_status_block.attn_bits_index);
		BNX2X_ERR("     def (");
		for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
			pr_cont("0x%x%s",
				def_sb->sp_sb.index_values[i],
				(i == HC_SP_SB_MAX_INDICES - 1) ? ")  " : " ");

		data_size = sizeof(struct hc_sp_status_block_data) /
			    sizeof(u32);
		cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
		for (i = 0; i < data_size; i++)
			*((u32 *)&sp_sb_data + i) =
				REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
					   i * sizeof(u32));

		pr_cont("igu_sb_id(0x%x)  igu_seg_id(0x%x) pf_id(0x%x)  vnic_id(0x%x)  vf_id(0x%x)  vf_valid (0x%x) state(0x%x)\n",
			sp_sb_data.igu_sb_id,
			sp_sb_data.igu_seg_id,
			sp_sb_data.p_func.pf_id,
			sp_sb_data.p_func.vnic_id,
			sp_sb_data.p_func.vf_id,
			sp_sb_data.p_func.vf_valid,
			sp_sb_data.state);
	}
953

V
Vladislav Zolotarov 已提交
954
	for_each_eth_queue(bp, i) {
E
Eliezer Tamir 已提交
955
		struct bnx2x_fastpath *fp = &bp->fp[i];
956
		int loop;
D
Dmitry Kravkov 已提交
957
		struct hc_status_block_data_e2 sb_data_e2;
958 959
		struct hc_status_block_data_e1x sb_data_e1x;
		struct hc_status_block_sm  *hc_sm_p =
960 961 962
			CHIP_IS_E1x(bp) ?
			sb_data_e1x.common.state_machine :
			sb_data_e2.common.state_machine;
963
		struct hc_index_data *hc_index_p =
964 965 966
			CHIP_IS_E1x(bp) ?
			sb_data_e1x.index_data :
			sb_data_e2.index_data;
967
		u8 data_size, cos;
968
		u32 *sb_data_p;
969
		struct bnx2x_fp_txdata txdata;
970

Y
Yuval Mintz 已提交
971 972 973 974 975 976
		if (!bp->fp)
			break;

		if (!fp->rx_cons_sb)
			continue;

977
		/* Rx */
M
Merav Sicron 已提交
978
		BNX2X_ERR("fp%d: rx_bd_prod(0x%x)  rx_bd_cons(0x%x)  rx_comp_prod(0x%x)  rx_comp_cons(0x%x)  *rx_cons_sb(0x%x)\n",
E
Eilon Greenstein 已提交
979
			  i, fp->rx_bd_prod, fp->rx_bd_cons,
980
			  fp->rx_comp_prod,
Y
Yitchak Gertner 已提交
981
			  fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
M
Merav Sicron 已提交
982
		BNX2X_ERR("     rx_sge_prod(0x%x)  last_max_sge(0x%x)  fp_hc_idx(0x%x)\n",
E
Eilon Greenstein 已提交
983
			  fp->rx_sge_prod, fp->last_max_sge,
984
			  le16_to_cpu(fp->fp_hc_idx));
E
Eliezer Tamir 已提交
985

986
		/* Tx */
987 988
		for_each_cos_in_tx_queue(fp, cos)
		{
989
			if (!fp->txdata_ptr[cos])
Y
Yuval Mintz 已提交
990 991
				break;

992
			txdata = *fp->txdata_ptr[cos];
Y
Yuval Mintz 已提交
993 994 995 996

			if (!txdata.tx_cons_sb)
				continue;

M
Merav Sicron 已提交
997
			BNX2X_ERR("fp%d: tx_pkt_prod(0x%x)  tx_pkt_cons(0x%x)  tx_bd_prod(0x%x)  tx_bd_cons(0x%x)  *tx_cons_sb(0x%x)\n",
998 999 1000 1001 1002
				  i, txdata.tx_pkt_prod,
				  txdata.tx_pkt_cons, txdata.tx_bd_prod,
				  txdata.tx_bd_cons,
				  le16_to_cpu(*txdata.tx_cons_sb));
		}
1003

1004 1005
		loop = CHIP_IS_E1x(bp) ?
			HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
1006 1007 1008

		/* host sb data */

V
Vladislav Zolotarov 已提交
1009 1010
		if (IS_FCOE_FP(fp))
			continue;
1011

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
		BNX2X_ERR("     run indexes (");
		for (j = 0; j < HC_SB_MAX_SM; j++)
			pr_cont("0x%x%s",
			       fp->sb_running_index[j],
			       (j == HC_SB_MAX_SM - 1) ? ")" : " ");

		BNX2X_ERR("     indexes (");
		for (j = 0; j < loop; j++)
			pr_cont("0x%x%s",
			       fp->sb_index_values[j],
			       (j == loop - 1) ? ")" : " ");
1023 1024 1025 1026 1027

		/* VF cannot access FW refelection for status block */
		if (IS_VF(bp))
			continue;

1028
		/* fw sb data */
1029 1030 1031
		data_size = CHIP_IS_E1x(bp) ?
			sizeof(struct hc_status_block_data_e1x) :
			sizeof(struct hc_status_block_data_e2);
1032
		data_size /= sizeof(u32);
1033 1034 1035
		sb_data_p = CHIP_IS_E1x(bp) ?
			(u32 *)&sb_data_e1x :
			(u32 *)&sb_data_e2;
1036 1037 1038 1039 1040 1041
		/* copy sb data in here */
		for (j = 0; j < data_size; j++)
			*(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
				CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
				j * sizeof(u32));

1042
		if (!CHIP_IS_E1x(bp)) {
M
Merav Sicron 已提交
1043
			pr_cont("pf_id(0x%x)  vf_id(0x%x)  vf_valid(0x%x) vnic_id(0x%x)  same_igu_sb_1b(0x%x) state(0x%x)\n",
D
Dmitry Kravkov 已提交
1044 1045 1046 1047
				sb_data_e2.common.p_func.pf_id,
				sb_data_e2.common.p_func.vf_id,
				sb_data_e2.common.p_func.vf_valid,
				sb_data_e2.common.p_func.vnic_id,
1048 1049
				sb_data_e2.common.same_igu_sb_1b,
				sb_data_e2.common.state);
D
Dmitry Kravkov 已提交
1050
		} else {
M
Merav Sicron 已提交
1051
			pr_cont("pf_id(0x%x)  vf_id(0x%x)  vf_valid(0x%x) vnic_id(0x%x)  same_igu_sb_1b(0x%x) state(0x%x)\n",
D
Dmitry Kravkov 已提交
1052 1053 1054 1055
				sb_data_e1x.common.p_func.pf_id,
				sb_data_e1x.common.p_func.vf_id,
				sb_data_e1x.common.p_func.vf_valid,
				sb_data_e1x.common.p_func.vnic_id,
1056 1057
				sb_data_e1x.common.same_igu_sb_1b,
				sb_data_e1x.common.state);
D
Dmitry Kravkov 已提交
1058
		}
1059 1060 1061

		/* SB_SMs data */
		for (j = 0; j < HC_SB_MAX_SM; j++) {
M
Merav Sicron 已提交
1062 1063 1064 1065 1066 1067
			pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x)  igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
				j, hc_sm_p[j].__flags,
				hc_sm_p[j].igu_sb_id,
				hc_sm_p[j].igu_seg_id,
				hc_sm_p[j].time_to_expire,
				hc_sm_p[j].timer_value);
1068 1069
		}

1070
		/* Indices data */
1071
		for (j = 0; j < loop; j++) {
M
Merav Sicron 已提交
1072
			pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
1073 1074 1075
			       hc_index_p[j].flags,
			       hc_index_p[j].timeout);
		}
E
Eilon Greenstein 已提交
1076
	}
E
Eliezer Tamir 已提交
1077

1078
#ifdef BNX2X_STOP_ON_ERROR
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
	if (IS_PF(bp)) {
		/* event queue */
		BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
		for (i = 0; i < NUM_EQ_DESC; i++) {
			u32 *data = (u32 *)&bp->eq_ring[i].message.data;

			BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
				  i, bp->eq_ring[i].message.opcode,
				  bp->eq_ring[i].message.error);
			BNX2X_ERR("data: %x %x %x\n",
				  data[0], data[1], data[2]);
		}
1091 1092
	}

E
Eilon Greenstein 已提交
1093 1094
	/* Rings */
	/* Rx */
1095
	for_each_valid_rx_queue(bp, i) {
E
Eilon Greenstein 已提交
1096
		struct bnx2x_fastpath *fp = &bp->fp[i];
E
Eliezer Tamir 已提交
1097

Y
Yuval Mintz 已提交
1098 1099 1100 1101 1102 1103
		if (!bp->fp)
			break;

		if (!fp->rx_cons_sb)
			continue;

E
Eliezer Tamir 已提交
1104 1105
		start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
		end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
E
Eilon Greenstein 已提交
1106
		for (j = start; j != end; j = RX_BD(j + 1)) {
E
Eliezer Tamir 已提交
1107 1108 1109
			u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
			struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];

E
Eilon Greenstein 已提交
1110
			BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x]  sw_bd=[%p]\n",
1111
				  i, j, rx_bd[1], rx_bd[0], sw_bd->data);
E
Eliezer Tamir 已提交
1112 1113
		}

1114 1115
		start = RX_SGE(fp->rx_sge_prod);
		end = RX_SGE(fp->last_max_sge);
E
Eilon Greenstein 已提交
1116
		for (j = start; j != end; j = RX_SGE(j + 1)) {
1117 1118 1119
			u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
			struct sw_rx_page *sw_page = &fp->rx_page_ring[j];

E
Eilon Greenstein 已提交
1120 1121
			BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x]  sw_page=[%p]\n",
				  i, j, rx_sge[1], rx_sge[0], sw_page->page);
1122 1123
		}

E
Eliezer Tamir 已提交
1124 1125
		start = RCQ_BD(fp->rx_comp_cons - 10);
		end = RCQ_BD(fp->rx_comp_cons + 503);
E
Eilon Greenstein 已提交
1126
		for (j = start; j != end; j = RCQ_BD(j + 1)) {
E
Eliezer Tamir 已提交
1127 1128
			u32 *cqe = (u32 *)&fp->rx_comp_ring[j];

E
Eilon Greenstein 已提交
1129 1130
			BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
				  i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
E
Eliezer Tamir 已提交
1131 1132 1133
		}
	}

E
Eilon Greenstein 已提交
1134
	/* Tx */
1135
	for_each_valid_tx_queue(bp, i) {
E
Eilon Greenstein 已提交
1136
		struct bnx2x_fastpath *fp = &bp->fp[i];
Y
Yuval Mintz 已提交
1137 1138 1139 1140

		if (!bp->fp)
			break;

1141
		for_each_cos_in_tx_queue(fp, cos) {
1142
			struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
1143

1144
			if (!fp->txdata_ptr[cos])
Y
Yuval Mintz 已提交
1145 1146
				break;

Y
Yuval Mintz 已提交
1147
			if (!txdata->tx_cons_sb)
Y
Yuval Mintz 已提交
1148 1149
				continue;

1150 1151 1152 1153 1154 1155
			start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
			end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
			for (j = start; j != end; j = TX_BD(j + 1)) {
				struct sw_tx_bd *sw_bd =
					&txdata->tx_buf_ring[j];

M
Merav Sicron 已提交
1156
				BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
1157 1158 1159
					  i, cos, j, sw_bd->skb,
					  sw_bd->first_bd);
			}
E
Eilon Greenstein 已提交
1160

1161 1162 1163 1164
			start = TX_BD(txdata->tx_bd_cons - 10);
			end = TX_BD(txdata->tx_bd_cons + 254);
			for (j = start; j != end; j = TX_BD(j + 1)) {
				u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
E
Eilon Greenstein 已提交
1165

M
Merav Sicron 已提交
1166
				BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
1167 1168 1169
					  i, cos, j, tx_bd[0], tx_bd[1],
					  tx_bd[2], tx_bd[3]);
			}
E
Eilon Greenstein 已提交
1170 1171
		}
	}
1172
#endif
1173 1174 1175 1176
	if (IS_PF(bp)) {
		bnx2x_fw_dump(bp);
		bnx2x_mc_assert(bp);
	}
E
Eliezer Tamir 已提交
1177 1178 1179
	BNX2X_ERR("end crash dump -----------------\n");
}

1180 1181 1182 1183 1184 1185
/*
 * FLR Support for E2
 *
 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
 * initialization.
 */
1186
#define FLR_WAIT_USEC		10000	/* 10 milliseconds */
1187 1188
#define FLR_WAIT_INTERVAL	50	/* usec */
#define	FLR_POLL_CNT		(FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220

struct pbf_pN_buf_regs {
	int pN;
	u32 init_crd;
	u32 crd;
	u32 crd_freed;
};

struct pbf_pN_cmd_regs {
	int pN;
	u32 lines_occup;
	u32 lines_freed;
};

static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
				     struct pbf_pN_buf_regs *regs,
				     u32 poll_count)
{
	u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
	u32 cur_cnt = poll_count;

	crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
	crd = crd_start = REG_RD(bp, regs->crd);
	init_crd = REG_RD(bp, regs->init_crd);

	DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
	DP(BNX2X_MSG_SP, "CREDIT[%d]      : s:%x\n", regs->pN, crd);
	DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);

	while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
	       (init_crd - crd_start))) {
		if (cur_cnt--) {
1221
			udelay(FLR_WAIT_INTERVAL);
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
			crd = REG_RD(bp, regs->crd);
			crd_freed = REG_RD(bp, regs->crd_freed);
		} else {
			DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
			   regs->pN);
			DP(BNX2X_MSG_SP, "CREDIT[%d]      : c:%x\n",
			   regs->pN, crd);
			DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
			   regs->pN, crd_freed);
			break;
		}
	}
	DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
1235
	   poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
}

static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
				     struct pbf_pN_cmd_regs *regs,
				     u32 poll_count)
{
	u32 occup, to_free, freed, freed_start;
	u32 cur_cnt = poll_count;

	occup = to_free = REG_RD(bp, regs->lines_occup);
	freed = freed_start = REG_RD(bp, regs->lines_freed);

	DP(BNX2X_MSG_SP, "OCCUPANCY[%d]   : s:%x\n", regs->pN, occup);
	DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);

	while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
		if (cur_cnt--) {
1253
			udelay(FLR_WAIT_INTERVAL);
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
			occup = REG_RD(bp, regs->lines_occup);
			freed = REG_RD(bp, regs->lines_freed);
		} else {
			DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
			   regs->pN);
			DP(BNX2X_MSG_SP, "OCCUPANCY[%d]   : s:%x\n",
			   regs->pN, occup);
			DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
			   regs->pN, freed);
			break;
		}
	}
	DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
1267
	   poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
1268 1269
}

E
Eric Dumazet 已提交
1270 1271
static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
				    u32 expected, u32 poll_count)
1272 1273 1274 1275 1276
{
	u32 cur_cnt = poll_count;
	u32 val;

	while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
1277
		udelay(FLR_WAIT_INTERVAL);
1278 1279 1280 1281

	return val;
}

A
Ariel Elior 已提交
1282 1283
int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
				    char *msg, u32 poll_cnt)
1284 1285 1286 1287 1288 1289 1290 1291 1292
{
	u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
	if (val != 0) {
		BNX2X_ERR("%s usage count=%d\n", msg, val);
		return 1;
	}
	return 0;
}

A
Ariel Elior 已提交
1293 1294
/* Common routines with VF FLR cleanup */
u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
{
	/* adjust polling timeout */
	if (CHIP_REV_IS_EMUL(bp))
		return FLR_POLL_CNT * 2000;

	if (CHIP_REV_IS_FPGA(bp))
		return FLR_POLL_CNT * 120;

	return FLR_POLL_CNT;
}

A
Ariel Elior 已提交
1306
void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
{
	struct pbf_pN_cmd_regs cmd_regs[] = {
		{0, (CHIP_IS_E3B0(bp)) ?
			PBF_REG_TQ_OCCUPANCY_Q0 :
			PBF_REG_P0_TQ_OCCUPANCY,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_TQ_LINES_FREED_CNT_Q0 :
			PBF_REG_P0_TQ_LINES_FREED_CNT},
		{1, (CHIP_IS_E3B0(bp)) ?
			PBF_REG_TQ_OCCUPANCY_Q1 :
			PBF_REG_P1_TQ_OCCUPANCY,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_TQ_LINES_FREED_CNT_Q1 :
			PBF_REG_P1_TQ_LINES_FREED_CNT},
		{4, (CHIP_IS_E3B0(bp)) ?
			PBF_REG_TQ_OCCUPANCY_LB_Q :
			PBF_REG_P4_TQ_OCCUPANCY,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
			PBF_REG_P4_TQ_LINES_FREED_CNT}
	};

	struct pbf_pN_buf_regs buf_regs[] = {
		{0, (CHIP_IS_E3B0(bp)) ?
			PBF_REG_INIT_CRD_Q0 :
			PBF_REG_P0_INIT_CRD ,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_CREDIT_Q0 :
			PBF_REG_P0_CREDIT,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
			PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
		{1, (CHIP_IS_E3B0(bp)) ?
			PBF_REG_INIT_CRD_Q1 :
			PBF_REG_P1_INIT_CRD,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_CREDIT_Q1 :
			PBF_REG_P1_CREDIT,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
			PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
		{4, (CHIP_IS_E3B0(bp)) ?
			PBF_REG_INIT_CRD_LB_Q :
			PBF_REG_P4_INIT_CRD,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_CREDIT_LB_Q :
			PBF_REG_P4_CREDIT,
		    (CHIP_IS_E3B0(bp)) ?
			PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
			PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
	};

	int i;

	/* Verify the command queues are flushed P0, P1, P4 */
	for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
		bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);

	/* Verify the transmission buffers are flushed P0, P1, P4 */
	for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
		bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
}

#define OP_GEN_PARAM(param) \
	(((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)

#define OP_GEN_TYPE(type) \
	(((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)

#define OP_GEN_AGG_VECT(index) \
	(((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)

A
Ariel Elior 已提交
1379
int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
1380
{
Y
Yuval Mintz 已提交
1381
	u32 op_gen_command = 0;
1382 1383 1384 1385 1386
	u32 comp_addr = BAR_CSTRORM_INTMEM +
			CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
	int ret = 0;

	if (REG_RD(bp, comp_addr)) {
1387
		BNX2X_ERR("Cleanup complete was not 0 before sending\n");
1388 1389 1390
		return 1;
	}

Y
Yuval Mintz 已提交
1391 1392 1393 1394
	op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
	op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
	op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
	op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1395

1396
	DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Y
Yuval Mintz 已提交
1397
	REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
1398 1399 1400

	if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
		BNX2X_ERR("FW final cleanup did not succeed\n");
M
Merav Sicron 已提交
1401 1402
		DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
		   (REG_RD(bp, comp_addr)));
A
Ariel Elior 已提交
1403 1404
		bnx2x_panic();
		return 1;
1405
	}
1406
	/* Zero completion for next FLR */
1407 1408 1409 1410 1411
	REG_WR(bp, comp_addr, 0);

	return ret;
}

1412
u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
1413 1414 1415
{
	u16 status;

1416
	pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	return status & PCI_EXP_DEVSTA_TRPND;
}

/* PF FLR specific routines
*/
static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
{
	/* wait for CFC PF usage-counter to zero (includes all the VFs) */
	if (bnx2x_flr_clnup_poll_hw_counter(bp,
			CFC_REG_NUM_LCIDS_INSIDE_PF,
			"CFC PF usage counter timed out",
			poll_cnt))
		return 1;

	/* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
	if (bnx2x_flr_clnup_poll_hw_counter(bp,
			DORQ_REG_PF_USAGE_CNT,
			"DQ PF usage counter timed out",
			poll_cnt))
		return 1;

	/* Wait for QM PF usage-counter to zero (until DQ cleanup) */
	if (bnx2x_flr_clnup_poll_hw_counter(bp,
			QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
			"QM PF usage counter timed out",
			poll_cnt))
		return 1;

	/* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
	if (bnx2x_flr_clnup_poll_hw_counter(bp,
			TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
			"Timers VNIC usage counter timed out",
			poll_cnt))
		return 1;
	if (bnx2x_flr_clnup_poll_hw_counter(bp,
			TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
			"Timers NUM_SCANS usage counter timed out",
			poll_cnt))
		return 1;

	/* Wait DMAE PF usage counter to zero */
	if (bnx2x_flr_clnup_poll_hw_counter(bp,
			dmae_reg_go_c[INIT_DMAE_C(bp)],
Y
Yuval Mintz 已提交
1460
			"DMAE command register timed out",
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
			poll_cnt))
		return 1;

	return 0;
}

static void bnx2x_hw_enable_status(struct bnx2x *bp)
{
	u32 val;

	val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
	DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);

	val = REG_RD(bp, PBF_REG_DISABLE_PF);
	DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);

	val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
	DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);

	val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
	DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);

	val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
	DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);

	val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
	DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);

	val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
	DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);

	val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
	DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
	   val);
}

static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
{
	u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);

	DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));

	/* Re-enable PF target read access */
	REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);

	/* Poll HW usage counters */
1507
	DP(BNX2X_MSG_SP, "Polling usage counters\n");
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
		return -EBUSY;

	/* Zero the igu 'trailing edge' and 'leading edge' */

	/* Send the FW cleanup command */
	if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
		return -EBUSY;

	/* ATC cleanup */

	/* Verify TX hw is flushed */
	bnx2x_tx_hw_flushed(bp, poll_cnt);

	/* Wait 100ms (not adjusted according to platform) */
	msleep(100);

	/* Verify no pending pci transactions */
	if (bnx2x_is_pcie_pending(bp->pdev))
		BNX2X_ERR("PCIE Transactions still pending\n");

	/* Debug */
	bnx2x_hw_enable_status(bp);

	/*
	 * Master enable - Due to WB DMAE writes performed before this
	 * register is re-initialized as part of the regular function init
	 */
	REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);

	return 0;
}

D
Dmitry Kravkov 已提交
1541
static void bnx2x_hc_int_enable(struct bnx2x *bp)
E
Eliezer Tamir 已提交
1542
{
1543
	int port = BP_PORT(bp);
E
Eliezer Tamir 已提交
1544 1545
	u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
	u32 val = REG_RD(bp, addr);
1546 1547 1548
	bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
	bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
	bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
E
Eliezer Tamir 已提交
1549 1550

	if (msix) {
E
Eilon Greenstein 已提交
1551 1552
		val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
			 HC_CONFIG_0_REG_INT_LINE_EN_0);
E
Eliezer Tamir 已提交
1553 1554
		val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
			HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1555 1556
		if (single_msix)
			val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
E
Eilon Greenstein 已提交
1557 1558 1559 1560 1561
	} else if (msi) {
		val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
		val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
			HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
			HC_CONFIG_0_REG_ATTN_BIT_EN_0);
E
Eliezer Tamir 已提交
1562 1563
	} else {
		val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
E
Eliezer Tamir 已提交
1564
			HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
E
Eliezer Tamir 已提交
1565 1566
			HC_CONFIG_0_REG_INT_LINE_EN_0 |
			HC_CONFIG_0_REG_ATTN_BIT_EN_0);
E
Eliezer Tamir 已提交
1567

1568
		if (!CHIP_IS_E1(bp)) {
M
Merav Sicron 已提交
1569 1570
			DP(NETIF_MSG_IFUP,
			   "write %x to HC %d (addr 0x%x)\n", val, port, addr);
E
Eliezer Tamir 已提交
1571

1572
			REG_WR(bp, addr, val);
E
Eliezer Tamir 已提交
1573

1574 1575
			val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
		}
E
Eliezer Tamir 已提交
1576 1577
	}

1578 1579 1580
	if (CHIP_IS_E1(bp))
		REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);

M
Merav Sicron 已提交
1581 1582 1583
	DP(NETIF_MSG_IFUP,
	   "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
	   (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
E
Eliezer Tamir 已提交
1584 1585

	REG_WR(bp, addr, val);
E
Eilon Greenstein 已提交
1586 1587 1588 1589 1590
	/*
	 * Ensure that HC_CONFIG is written before leading/trailing edge config
	 */
	mmiowb();
	barrier();
1591

D
Dmitry Kravkov 已提交
1592
	if (!CHIP_IS_E1(bp)) {
1593
		/* init leading/trailing edge */
D
Dmitry Kravkov 已提交
1594
		if (IS_MF(bp)) {
1595
			val = (0xee0f | (1 << (BP_VN(bp) + 4)));
1596
			if (bp->port.pmf)
E
Eilon Greenstein 已提交
1597 1598
				/* enable nig and gpio3 attention */
				val |= 0x1100;
1599 1600 1601 1602 1603 1604
		} else
			val = 0xffff;

		REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
		REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
	}
E
Eilon Greenstein 已提交
1605 1606 1607

	/* Make sure that interrupts are indeed enabled from here on */
	mmiowb();
E
Eliezer Tamir 已提交
1608 1609
}

D
Dmitry Kravkov 已提交
1610 1611 1612
static void bnx2x_igu_int_enable(struct bnx2x *bp)
{
	u32 val;
1613 1614 1615
	bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
	bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
	bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
D
Dmitry Kravkov 已提交
1616 1617 1618 1619 1620 1621

	val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);

	if (msix) {
		val &= ~(IGU_PF_CONF_INT_LINE_EN |
			 IGU_PF_CONF_SINGLE_ISR_EN);
1622
		val |= (IGU_PF_CONF_MSI_MSIX_EN |
D
Dmitry Kravkov 已提交
1623
			IGU_PF_CONF_ATTN_BIT_EN);
1624 1625 1626

		if (single_msix)
			val |= IGU_PF_CONF_SINGLE_ISR_EN;
D
Dmitry Kravkov 已提交
1627 1628
	} else if (msi) {
		val &= ~IGU_PF_CONF_INT_LINE_EN;
1629
		val |= (IGU_PF_CONF_MSI_MSIX_EN |
D
Dmitry Kravkov 已提交
1630 1631 1632 1633
			IGU_PF_CONF_ATTN_BIT_EN |
			IGU_PF_CONF_SINGLE_ISR_EN);
	} else {
		val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1634
		val |= (IGU_PF_CONF_INT_LINE_EN |
D
Dmitry Kravkov 已提交
1635 1636 1637 1638
			IGU_PF_CONF_ATTN_BIT_EN |
			IGU_PF_CONF_SINGLE_ISR_EN);
	}

1639 1640 1641 1642 1643 1644 1645 1646
	/* Clean previous status - need to configure igu prior to ack*/
	if ((!msix) || single_msix) {
		REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
		bnx2x_ack_int(bp);
	}

	val |= IGU_PF_CONF_FUNC_EN;

M
Merav Sicron 已提交
1647
	DP(NETIF_MSG_IFUP, "write 0x%x to IGU  mode %s\n",
D
Dmitry Kravkov 已提交
1648 1649 1650 1651
	   val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));

	REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);

1652 1653 1654
	if (val & IGU_PF_CONF_INT_LINE_EN)
		pci_intx(bp->pdev, true);

D
Dmitry Kravkov 已提交
1655 1656 1657 1658
	barrier();

	/* init leading/trailing edge */
	if (IS_MF(bp)) {
1659
		val = (0xee0f | (1 << (BP_VN(bp) + 4)));
D
Dmitry Kravkov 已提交
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
		if (bp->port.pmf)
			/* enable nig and gpio3 attention */
			val |= 0x1100;
	} else
		val = 0xffff;

	REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
	REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);

	/* Make sure that interrupts are indeed enabled from here on */
	mmiowb();
}

void bnx2x_int_enable(struct bnx2x *bp)
{
	if (bp->common.int_block == INT_BLOCK_HC)
		bnx2x_hc_int_enable(bp);
	else
		bnx2x_igu_int_enable(bp);
}

D
Dmitry Kravkov 已提交
1681
void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
E
Eliezer Tamir 已提交
1682 1683
{
	int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
E
Eilon Greenstein 已提交
1684
	int i, offset;
E
Eliezer Tamir 已提交
1685

Y
Yitchak Gertner 已提交
1686 1687 1688
	if (disable_hw)
		/* prevent the HW from sending interrupts */
		bnx2x_int_disable(bp);
E
Eliezer Tamir 已提交
1689 1690 1691

	/* make sure all ISRs are done */
	if (msix) {
E
Eilon Greenstein 已提交
1692 1693
		synchronize_irq(bp->msix_table[0].vector);
		offset = 1;
1694 1695
		if (CNIC_SUPPORT(bp))
			offset++;
V
Vladislav Zolotarov 已提交
1696
		for_each_eth_queue(bp, i)
D
Dmitry Kravkov 已提交
1697
			synchronize_irq(bp->msix_table[offset++].vector);
E
Eliezer Tamir 已提交
1698 1699 1700 1701
	} else
		synchronize_irq(bp->pdev->irq);

	/* make sure sp_task is not running */
1702
	cancel_delayed_work(&bp->sp_task);
1703
	cancel_delayed_work(&bp->period_task);
1704
	flush_workqueue(bnx2x_wq);
E
Eliezer Tamir 已提交
1705 1706
}

1707
/* fast path */
E
Eliezer Tamir 已提交
1708 1709

/*
1710
 * General service functions
E
Eliezer Tamir 已提交
1711 1712
 */

1713 1714 1715 1716 1717 1718 1719 1720
/* Return true if succeeded to acquire the lock */
static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
{
	u32 lock_status;
	u32 resource_bit = (1 << resource);
	int func = BP_FUNC(bp);
	u32 hw_lock_control_reg;

M
Merav Sicron 已提交
1721 1722
	DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
	   "Trying to take a lock on resource %d\n", resource);
1723 1724 1725

	/* Validating that the resource is within range */
	if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
M
Merav Sicron 已提交
1726
		DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1727 1728
		   "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
		   resource, HW_LOCK_MAX_RESOURCE_VALUE);
1729
		return false;
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	}

	if (func <= 5)
		hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
	else
		hw_lock_control_reg =
				(MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);

	/* Try to acquire the lock */
	REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
	lock_status = REG_RD(bp, hw_lock_control_reg);
	if (lock_status & resource_bit)
		return true;

M
Merav Sicron 已提交
1744 1745
	DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
	   "Failed to get a lock on resource %d\n", resource);
1746 1747 1748
	return false;
}

1749 1750 1751 1752 1753 1754 1755 1756
/**
 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
 *
 * @bp:	driver handle
 *
 * Returns the recovery leader resource id according to the engine this function
 * belongs to. Currently only only 2 engines is supported.
 */
E
Eric Dumazet 已提交
1757
static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
1758 1759 1760 1761 1762 1763 1764 1765
{
	if (BP_PATH(bp))
		return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
	else
		return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
}

/**
Y
Yuval Mintz 已提交
1766
 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
1767 1768 1769
 *
 * @bp: driver handle
 *
Y
Yuval Mintz 已提交
1770
 * Tries to acquire a leader lock for current engine.
1771
 */
E
Eric Dumazet 已提交
1772
static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
1773 1774 1775 1776
{
	return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
}

1777
static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
1778

1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
static int bnx2x_schedule_sp_task(struct bnx2x *bp)
{
	/* Set the interrupt occurred bit for the sp-task to recognize it
	 * must ack the interrupt and transition according to the IGU
	 * state machine.
	 */
	atomic_set(&bp->interrupt_occurred, 1);

	/* The sp_task must execute only after this bit
	 * is set, otherwise we will get out of sync and miss all
	 * further interrupts. Hence, the barrier.
	 */
	smp_wmb();

	/* schedule sp_task to workqueue */
	return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
}
1797

1798
void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
E
Eliezer Tamir 已提交
1799 1800 1801 1802
{
	struct bnx2x *bp = fp->bp;
	int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
	int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1803
	enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
B
Barak Witkowski 已提交
1804
	struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
E
Eliezer Tamir 已提交
1805

1806
	DP(BNX2X_MSG_SP,
E
Eliezer Tamir 已提交
1807
	   "fp %d  cid %d  got ramrod #%d  state is %x  type is %d\n",
1808
	   fp->index, cid, command, bp->state,
1809
	   rr_cqe->ramrod_cqe.ramrod_type);
E
Eliezer Tamir 已提交
1810

1811 1812 1813 1814 1815 1816 1817
	/* If cid is within VF range, replace the slowpath object with the
	 * one corresponding to this VF
	 */
	if (cid >= BNX2X_FIRST_VF_CID  &&
	    cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
		bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);

1818 1819
	switch (command) {
	case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
1820
		DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
1821 1822
		drv_cmd = BNX2X_Q_CMD_UPDATE;
		break;
1823

1824
	case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
1825
		DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
1826
		drv_cmd = BNX2X_Q_CMD_SETUP;
E
Eliezer Tamir 已提交
1827 1828
		break;

1829
	case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
M
Merav Sicron 已提交
1830
		DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
1831 1832 1833
		drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
		break;

1834
	case (RAMROD_CMD_ID_ETH_HALT):
1835
		DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
1836
		drv_cmd = BNX2X_Q_CMD_HALT;
E
Eliezer Tamir 已提交
1837 1838
		break;

1839
	case (RAMROD_CMD_ID_ETH_TERMINATE):
Y
Yuval Mintz 已提交
1840
		DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
1841
		drv_cmd = BNX2X_Q_CMD_TERMINATE;
E
Eliezer Tamir 已提交
1842 1843
		break;

1844
	case (RAMROD_CMD_ID_ETH_EMPTY):
1845
		DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
1846
		drv_cmd = BNX2X_Q_CMD_EMPTY;
1847
		break;
1848

1849 1850 1851 1852 1853
	case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
		DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
		drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
		break;

1854 1855 1856 1857
	default:
		BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
			  command, fp->index);
		return;
1858
	}
1859

1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
	if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
	    q_obj->complete_cmd(bp, q_obj, drv_cmd))
		/* q_obj->complete_cmd() failure means that this was
		 * an unexpected completion.
		 *
		 * In this case we don't want to increase the bp->spq_left
		 * because apparently we haven't sent this command the first
		 * place.
		 */
#ifdef BNX2X_STOP_ON_ERROR
		bnx2x_panic();
#else
		return;
#endif

1875
	smp_mb__before_atomic();
1876
	atomic_inc(&bp->cq_spq_left);
1877
	/* push the change in bp->spq_left and towards the memory */
1878
	smp_mb__after_atomic();
1879

1880 1881
	DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));

B
Barak Witkowski 已提交
1882 1883 1884 1885 1886 1887 1888 1889
	if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
	    (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
		/* if Q update ramrod is completed for last Q in AFEX vif set
		 * flow, then ACK MCP at the end
		 *
		 * mark pending ACK to MCP bit.
		 * prevent case that both bits are cleared.
		 * At the end of load/unload driver checks that
Y
Yuval Mintz 已提交
1890
		 * sp_state is cleared, and this order prevents
B
Barak Witkowski 已提交
1891 1892
		 * races
		 */
1893
		smp_mb__before_atomic();
B
Barak Witkowski 已提交
1894 1895 1896
		set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
		wmb();
		clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1897
		smp_mb__after_atomic();
B
Barak Witkowski 已提交
1898

1899 1900
		/* schedule the sp task as mcp ack is required */
		bnx2x_schedule_sp_task(bp);
B
Barak Witkowski 已提交
1901 1902
	}

1903
	return;
E
Eliezer Tamir 已提交
1904 1905
}

D
Dmitry Kravkov 已提交
1906
irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
E
Eliezer Tamir 已提交
1907
{
E
Eilon Greenstein 已提交
1908
	struct bnx2x *bp = netdev_priv(dev_instance);
E
Eliezer Tamir 已提交
1909
	u16 status = bnx2x_ack_int(bp);
1910
	u16 mask;
E
Eilon Greenstein 已提交
1911
	int i;
1912
	u8 cos;
E
Eliezer Tamir 已提交
1913

1914
	/* Return here if interrupt is shared and it's not for us */
E
Eliezer Tamir 已提交
1915 1916 1917 1918
	if (unlikely(status == 0)) {
		DP(NETIF_MSG_INTR, "not our interrupt!\n");
		return IRQ_NONE;
	}
E
Eilon Greenstein 已提交
1919
	DP(NETIF_MSG_INTR, "got an interrupt  status 0x%x\n", status);
E
Eliezer Tamir 已提交
1920

1921 1922 1923 1924 1925
#ifdef BNX2X_STOP_ON_ERROR
	if (unlikely(bp->panic))
		return IRQ_HANDLED;
#endif

V
Vladislav Zolotarov 已提交
1926
	for_each_eth_queue(bp, i) {
E
Eilon Greenstein 已提交
1927
		struct bnx2x_fastpath *fp = &bp->fp[i];
E
Eliezer Tamir 已提交
1928

1929
		mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
E
Eilon Greenstein 已提交
1930
		if (status & mask) {
1931
			/* Handle Rx or Tx according to SB id */
1932
			for_each_cos_in_tx_queue(fp, cos)
1933
				prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
1934
			prefetch(&fp->sb_running_index[SM_RX_ID]);
E
Eric Dumazet 已提交
1935
			napi_schedule_irqoff(&bnx2x_fp(bp, fp->index, napi));
E
Eilon Greenstein 已提交
1936 1937
			status &= ~mask;
		}
E
Eliezer Tamir 已提交
1938 1939
	}

1940 1941 1942 1943
	if (CNIC_SUPPORT(bp)) {
		mask = 0x2;
		if (status & (mask | 0x1)) {
			struct cnic_ops *c_ops = NULL;
1944

1945 1946 1947 1948 1949 1950
			rcu_read_lock();
			c_ops = rcu_dereference(bp->cnic_ops);
			if (c_ops && (bp->cnic_eth_dev.drv_state &
				      CNIC_DRV_STATE_HANDLES_IRQ))
				c_ops->cnic_handler(bp->cnic_data, NULL);
			rcu_read_unlock();
1951

1952 1953
			status &= ~mask;
		}
1954
	}
E
Eliezer Tamir 已提交
1955

1956
	if (unlikely(status & 0x1)) {
1957 1958 1959 1960 1961

		/* schedule sp task to perform default status block work, ack
		 * attentions and enable interrupts.
		 */
		bnx2x_schedule_sp_task(bp);
E
Eliezer Tamir 已提交
1962 1963 1964 1965 1966 1967

		status &= ~0x1;
		if (!status)
			return IRQ_HANDLED;
	}

V
Vladislav Zolotarov 已提交
1968 1969
	if (unlikely(status))
		DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
1970
		   status);
E
Eliezer Tamir 已提交
1971

Y
Yaniv Rosner 已提交
1972
	return IRQ_HANDLED;
E
Eliezer Tamir 已提交
1973 1974
}

Y
Yaniv Rosner 已提交
1975 1976 1977 1978 1979
/* Link */

/*
 * General service functions
 */
E
Eliezer Tamir 已提交
1980

D
Dmitry Kravkov 已提交
1981
int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Y
Yaniv Rosner 已提交
1982 1983 1984
{
	u32 lock_status;
	u32 resource_bit = (1 << resource);
Y
Yitchak Gertner 已提交
1985 1986
	int func = BP_FUNC(bp);
	u32 hw_lock_control_reg;
Y
Yaniv Rosner 已提交
1987
	int cnt;
E
Eliezer Tamir 已提交
1988

Y
Yaniv Rosner 已提交
1989 1990
	/* Validating that the resource is within range */
	if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
M
Merav Sicron 已提交
1991
		BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Y
Yaniv Rosner 已提交
1992 1993 1994
		   resource, HW_LOCK_MAX_RESOURCE_VALUE);
		return -EINVAL;
	}
E
Eliezer Tamir 已提交
1995

Y
Yitchak Gertner 已提交
1996 1997 1998 1999 2000 2001 2002
	if (func <= 5) {
		hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
	} else {
		hw_lock_control_reg =
				(MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
	}

Y
Yaniv Rosner 已提交
2003
	/* Validating that the resource is not already taken */
Y
Yitchak Gertner 已提交
2004
	lock_status = REG_RD(bp, hw_lock_control_reg);
Y
Yaniv Rosner 已提交
2005
	if (lock_status & resource_bit) {
M
Merav Sicron 已提交
2006
		BNX2X_ERR("lock_status 0x%x  resource_bit 0x%x\n",
Y
Yaniv Rosner 已提交
2007 2008 2009
		   lock_status, resource_bit);
		return -EEXIST;
	}
E
Eliezer Tamir 已提交
2010

E
Eilon Greenstein 已提交
2011 2012
	/* Try for 5 second every 5ms */
	for (cnt = 0; cnt < 1000; cnt++) {
Y
Yaniv Rosner 已提交
2013
		/* Try to acquire the lock */
Y
Yitchak Gertner 已提交
2014 2015
		REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
		lock_status = REG_RD(bp, hw_lock_control_reg);
Y
Yaniv Rosner 已提交
2016 2017
		if (lock_status & resource_bit)
			return 0;
E
Eliezer Tamir 已提交
2018

Y
Yuval Mintz 已提交
2019
		usleep_range(5000, 10000);
E
Eliezer Tamir 已提交
2020
	}
M
Merav Sicron 已提交
2021
	BNX2X_ERR("Timeout\n");
Y
Yaniv Rosner 已提交
2022 2023
	return -EAGAIN;
}
E
Eliezer Tamir 已提交
2024

2025 2026 2027 2028 2029
int bnx2x_release_leader_lock(struct bnx2x *bp)
{
	return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
}

D
Dmitry Kravkov 已提交
2030
int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Y
Yaniv Rosner 已提交
2031 2032 2033
{
	u32 lock_status;
	u32 resource_bit = (1 << resource);
Y
Yitchak Gertner 已提交
2034 2035
	int func = BP_FUNC(bp);
	u32 hw_lock_control_reg;
E
Eliezer Tamir 已提交
2036

Y
Yaniv Rosner 已提交
2037 2038
	/* Validating that the resource is within range */
	if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
M
Merav Sicron 已提交
2039
		BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Y
Yaniv Rosner 已提交
2040 2041 2042 2043
		   resource, HW_LOCK_MAX_RESOURCE_VALUE);
		return -EINVAL;
	}

Y
Yitchak Gertner 已提交
2044 2045 2046 2047 2048 2049 2050
	if (func <= 5) {
		hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
	} else {
		hw_lock_control_reg =
				(MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
	}

Y
Yaniv Rosner 已提交
2051
	/* Validating that the resource is currently taken */
Y
Yitchak Gertner 已提交
2052
	lock_status = REG_RD(bp, hw_lock_control_reg);
Y
Yaniv Rosner 已提交
2053
	if (!(lock_status & resource_bit)) {
Y
Yuval Mintz 已提交
2054 2055
		BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
			  lock_status, resource_bit);
Y
Yaniv Rosner 已提交
2056
		return -EFAULT;
E
Eliezer Tamir 已提交
2057 2058
	}

D
Dmitry Kravkov 已提交
2059 2060
	REG_WR(bp, hw_lock_control_reg, resource_bit);
	return 0;
Y
Yaniv Rosner 已提交
2061
}
E
Eliezer Tamir 已提交
2062

E
Eilon Greenstein 已提交
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
{
	/* The GPIO should be swapped if swap register is set and active */
	int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
			 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
	int gpio_shift = gpio_num +
			(gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
	u32 gpio_mask = (1 << gpio_shift);
	u32 gpio_reg;
	int value;

	if (gpio_num > MISC_REGISTERS_GPIO_3) {
		BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
		return -EINVAL;
	}

	/* read GPIO value */
	gpio_reg = REG_RD(bp, MISC_REG_GPIO);

	/* get the requested pin value */
	if ((gpio_reg & gpio_mask) == gpio_mask)
		value = 1;
	else
		value = 0;

	return value;
}

2091
int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Y
Yaniv Rosner 已提交
2092 2093 2094
{
	/* The GPIO should be swapped if swap register is set and active */
	int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2095
			 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Y
Yaniv Rosner 已提交
2096 2097 2098 2099
	int gpio_shift = gpio_num +
			(gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
	u32 gpio_mask = (1 << gpio_shift);
	u32 gpio_reg;
E
Eliezer Tamir 已提交
2100

Y
Yaniv Rosner 已提交
2101 2102 2103 2104
	if (gpio_num > MISC_REGISTERS_GPIO_3) {
		BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
		return -EINVAL;
	}
E
Eliezer Tamir 已提交
2105

Y
Yitchak Gertner 已提交
2106
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Y
Yaniv Rosner 已提交
2107 2108
	/* read GPIO and mask except the float bits */
	gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
E
Eliezer Tamir 已提交
2109

Y
Yaniv Rosner 已提交
2110 2111
	switch (mode) {
	case MISC_REGISTERS_GPIO_OUTPUT_LOW:
M
Merav Sicron 已提交
2112 2113
		DP(NETIF_MSG_LINK,
		   "Set GPIO %d (shift %d) -> output low\n",
Y
Yaniv Rosner 已提交
2114 2115 2116 2117 2118
		   gpio_num, gpio_shift);
		/* clear FLOAT and set CLR */
		gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
		gpio_reg |=  (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
		break;
E
Eliezer Tamir 已提交
2119

Y
Yaniv Rosner 已提交
2120
	case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
M
Merav Sicron 已提交
2121 2122
		DP(NETIF_MSG_LINK,
		   "Set GPIO %d (shift %d) -> output high\n",
Y
Yaniv Rosner 已提交
2123 2124 2125 2126 2127
		   gpio_num, gpio_shift);
		/* clear FLOAT and set SET */
		gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
		gpio_reg |=  (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
		break;
E
Eliezer Tamir 已提交
2128

2129
	case MISC_REGISTERS_GPIO_INPUT_HI_Z:
M
Merav Sicron 已提交
2130 2131
		DP(NETIF_MSG_LINK,
		   "Set GPIO %d (shift %d) -> input\n",
Y
Yaniv Rosner 已提交
2132 2133 2134 2135
		   gpio_num, gpio_shift);
		/* set FLOAT */
		gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
		break;
E
Eliezer Tamir 已提交
2136

Y
Yaniv Rosner 已提交
2137 2138
	default:
		break;
E
Eliezer Tamir 已提交
2139 2140
	}

Y
Yaniv Rosner 已提交
2141
	REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Y
Yitchak Gertner 已提交
2142
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
E
Eliezer Tamir 已提交
2143

Y
Yaniv Rosner 已提交
2144
	return 0;
E
Eliezer Tamir 已提交
2145 2146
}

2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
{
	u32 gpio_reg = 0;
	int rc = 0;

	/* Any port swapping should be handled by caller. */

	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
	/* read GPIO and mask except the float bits */
	gpio_reg = REG_RD(bp, MISC_REG_GPIO);
	gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
	gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
	gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);

	switch (mode) {
	case MISC_REGISTERS_GPIO_OUTPUT_LOW:
		DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
		/* set CLR */
		gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
		break;

	case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
		DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
		/* set SET */
		gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
		break;

	case MISC_REGISTERS_GPIO_INPUT_HI_Z:
		DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
		/* set FLOAT */
		gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
		break;

	default:
		BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
		rc = -EINVAL;
		break;
	}

	if (rc == 0)
		REG_WR(bp, MISC_REG_GPIO, gpio_reg);

	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);

	return rc;
}

E
Eilon Greenstein 已提交
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
{
	/* The GPIO should be swapped if swap register is set and active */
	int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
			 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
	int gpio_shift = gpio_num +
			(gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
	u32 gpio_mask = (1 << gpio_shift);
	u32 gpio_reg;

	if (gpio_num > MISC_REGISTERS_GPIO_3) {
		BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
		return -EINVAL;
	}

	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
	/* read GPIO int */
	gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);

	switch (mode) {
	case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
M
Merav Sicron 已提交
2215 2216 2217
		DP(NETIF_MSG_LINK,
		   "Clear GPIO INT %d (shift %d) -> output low\n",
		   gpio_num, gpio_shift);
E
Eilon Greenstein 已提交
2218 2219 2220 2221 2222 2223
		/* clear SET and set CLR */
		gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
		gpio_reg |=  (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
		break;

	case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
M
Merav Sicron 已提交
2224 2225 2226
		DP(NETIF_MSG_LINK,
		   "Set GPIO INT %d (shift %d) -> output high\n",
		   gpio_num, gpio_shift);
E
Eilon Greenstein 已提交
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
		/* clear CLR and set SET */
		gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
		gpio_reg |=  (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
		break;

	default:
		break;
	}

	REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);

	return 0;
}

2242
static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
E
Eliezer Tamir 已提交
2243
{
Y
Yaniv Rosner 已提交
2244
	u32 spio_reg;
E
Eliezer Tamir 已提交
2245

2246 2247 2248
	/* Only 2 SPIOs are configurable */
	if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
		BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Y
Yaniv Rosner 已提交
2249
		return -EINVAL;
E
Eliezer Tamir 已提交
2250 2251
	}

Y
Yitchak Gertner 已提交
2252
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Y
Yaniv Rosner 已提交
2253
	/* read SPIO and mask except the float bits */
2254
	spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
E
Eliezer Tamir 已提交
2255

Y
Yaniv Rosner 已提交
2256
	switch (mode) {
2257 2258
	case MISC_SPIO_OUTPUT_LOW:
		DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Y
Yaniv Rosner 已提交
2259
		/* clear FLOAT and set CLR */
2260 2261
		spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
		spio_reg |=  (spio << MISC_SPIO_CLR_POS);
Y
Yaniv Rosner 已提交
2262
		break;
E
Eliezer Tamir 已提交
2263

2264 2265
	case MISC_SPIO_OUTPUT_HIGH:
		DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Y
Yaniv Rosner 已提交
2266
		/* clear FLOAT and set SET */
2267 2268
		spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
		spio_reg |=  (spio << MISC_SPIO_SET_POS);
Y
Yaniv Rosner 已提交
2269
		break;
E
Eliezer Tamir 已提交
2270

2271 2272
	case MISC_SPIO_INPUT_HI_Z:
		DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Y
Yaniv Rosner 已提交
2273
		/* set FLOAT */
2274
		spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Y
Yaniv Rosner 已提交
2275
		break;
E
Eliezer Tamir 已提交
2276

Y
Yaniv Rosner 已提交
2277 2278
	default:
		break;
E
Eliezer Tamir 已提交
2279 2280
	}

Y
Yaniv Rosner 已提交
2281
	REG_WR(bp, MISC_REG_SPIO, spio_reg);
Y
Yitchak Gertner 已提交
2282
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Y
Yaniv Rosner 已提交
2283

E
Eliezer Tamir 已提交
2284 2285 2286
	return 0;
}

D
Dmitry Kravkov 已提交
2287
void bnx2x_calc_fc_adv(struct bnx2x *bp)
E
Eliezer Tamir 已提交
2288
{
Y
Yaniv Rosner 已提交
2289
	u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
2290 2291
	switch (bp->link_vars.ieee_fc &
		MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Y
Yaniv Rosner 已提交
2292
	case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Y
Yaniv Rosner 已提交
2293
		bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
D
Dmitry Kravkov 已提交
2294
						   ADVERTISED_Pause);
Y
Yaniv Rosner 已提交
2295
		break;
E
Eilon Greenstein 已提交
2296

Y
Yaniv Rosner 已提交
2297
	case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Y
Yaniv Rosner 已提交
2298
		bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
D
Dmitry Kravkov 已提交
2299
						  ADVERTISED_Pause);
Y
Yaniv Rosner 已提交
2300
		break;
E
Eilon Greenstein 已提交
2301

Y
Yaniv Rosner 已提交
2302
	case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Y
Yaniv Rosner 已提交
2303
		bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Y
Yaniv Rosner 已提交
2304
		break;
E
Eilon Greenstein 已提交
2305

Y
Yaniv Rosner 已提交
2306
	default:
Y
Yaniv Rosner 已提交
2307
		bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
D
Dmitry Kravkov 已提交
2308
						   ADVERTISED_Pause);
Y
Yaniv Rosner 已提交
2309 2310 2311
		break;
	}
}
E
Eliezer Tamir 已提交
2312

Y
Yuval Mintz 已提交
2313
static void bnx2x_set_requested_fc(struct bnx2x *bp)
Y
Yaniv Rosner 已提交
2314
{
Y
Yuval Mintz 已提交
2315 2316 2317 2318 2319 2320 2321 2322 2323
	/* Initialize link parameters structure variables
	 * It is recommended to turn off RX FC for jumbo frames
	 *  for better performance
	 */
	if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
		bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
	else
		bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
}
E
Eliezer Tamir 已提交
2324

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
static void bnx2x_init_dropless_fc(struct bnx2x *bp)
{
	u32 pause_enabled = 0;

	if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
		if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
			pause_enabled = 1;

		REG_WR(bp, BAR_USTRORM_INTMEM +
			   USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
		       pause_enabled);
	}

	DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
	   pause_enabled ? "enabled" : "disabled");
}

Y
Yuval Mintz 已提交
2342 2343 2344 2345 2346 2347 2348
int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
{
	int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
	u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];

	if (!BP_NOMCP(bp)) {
		bnx2x_set_requested_fc(bp);
Y
Yitchak Gertner 已提交
2349
		bnx2x_acquire_phy_lock(bp);
E
Eilon Greenstein 已提交
2350

Y
Yaniv Rosner 已提交
2351
		if (load_mode == LOAD_DIAG) {
2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
			struct link_params *lp = &bp->link_params;
			lp->loopback_mode = LOOPBACK_XGXS;
			/* do PHY loopback at 10G speed, if possible */
			if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
				if (lp->speed_cap_mask[cfx_idx] &
				    PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
					lp->req_line_speed[cfx_idx] =
					SPEED_10000;
				else
					lp->req_line_speed[cfx_idx] =
					SPEED_1000;
			}
Y
Yaniv Rosner 已提交
2364
		}
E
Eilon Greenstein 已提交
2365

2366 2367 2368 2369 2370
		if (load_mode == LOAD_LOOPBACK_EXT) {
			struct link_params *lp = &bp->link_params;
			lp->loopback_mode = LOOPBACK_EXT;
		}

2371
		rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
E
Eilon Greenstein 已提交
2372

Y
Yitchak Gertner 已提交
2373
		bnx2x_release_phy_lock(bp);
E
Eliezer Tamir 已提交
2374

2375 2376
		bnx2x_init_dropless_fc(bp);

2377 2378
		bnx2x_calc_fc_adv(bp);

Y
Yuval Mintz 已提交
2379
		if (bp->link_vars.link_up) {
E
Eilon Greenstein 已提交
2380
			bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2381
			bnx2x_link_report(bp);
Y
Yuval Mintz 已提交
2382 2383
		}
		queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Y
Yaniv Rosner 已提交
2384
		bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
2385 2386
		return rc;
	}
E
Eilon Greenstein 已提交
2387
	BNX2X_ERR("Bootcode is missing - can not initialize link\n");
2388
	return -EINVAL;
E
Eliezer Tamir 已提交
2389 2390
}

D
Dmitry Kravkov 已提交
2391
void bnx2x_link_set(struct bnx2x *bp)
E
Eliezer Tamir 已提交
2392
{
2393
	if (!BP_NOMCP(bp)) {
Y
Yitchak Gertner 已提交
2394
		bnx2x_acquire_phy_lock(bp);
2395
		bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Y
Yitchak Gertner 已提交
2396
		bnx2x_release_phy_lock(bp);
E
Eliezer Tamir 已提交
2397

2398 2399
		bnx2x_init_dropless_fc(bp);

2400 2401
		bnx2x_calc_fc_adv(bp);
	} else
E
Eilon Greenstein 已提交
2402
		BNX2X_ERR("Bootcode is missing - can not set link\n");
Y
Yaniv Rosner 已提交
2403
}
E
Eliezer Tamir 已提交
2404

Y
Yaniv Rosner 已提交
2405 2406
static void bnx2x__link_reset(struct bnx2x *bp)
{
2407
	if (!BP_NOMCP(bp)) {
Y
Yitchak Gertner 已提交
2408
		bnx2x_acquire_phy_lock(bp);
Y
Yuval Mintz 已提交
2409
		bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Y
Yitchak Gertner 已提交
2410
		bnx2x_release_phy_lock(bp);
2411
	} else
E
Eilon Greenstein 已提交
2412
		BNX2X_ERR("Bootcode is missing - can not reset link\n");
Y
Yaniv Rosner 已提交
2413
}
E
Eliezer Tamir 已提交
2414

Y
Yuval Mintz 已提交
2415 2416 2417 2418 2419 2420 2421
void bnx2x_force_link_reset(struct bnx2x *bp)
{
	bnx2x_acquire_phy_lock(bp);
	bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
	bnx2x_release_phy_lock(bp);
}

Y
Yaniv Rosner 已提交
2422
u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Y
Yaniv Rosner 已提交
2423
{
2424
	u8 rc = 0;
E
Eliezer Tamir 已提交
2425

2426 2427
	if (!BP_NOMCP(bp)) {
		bnx2x_acquire_phy_lock(bp);
Y
Yaniv Rosner 已提交
2428 2429
		rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
				     is_serdes);
2430 2431 2432
		bnx2x_release_phy_lock(bp);
	} else
		BNX2X_ERR("Bootcode is missing - can not test link\n");
E
Eliezer Tamir 已提交
2433

Y
Yaniv Rosner 已提交
2434 2435
	return rc;
}
E
Eliezer Tamir 已提交
2436

2437 2438 2439 2440 2441 2442
/* Calculates the sum of vn_min_rates.
   It's needed for further normalizing of the min_rates.
   Returns:
     sum of vn_min_rates.
       or
     0 - if all the min_rates are 0.
2443
     In the later case fairness algorithm should be deactivated.
2444 2445
     If not all min_rates are zero then those that are zeroes will be set to 1.
 */
2446 2447
static void bnx2x_calc_vn_min(struct bnx2x *bp,
				      struct cmng_init_input *input)
2448 2449 2450 2451
{
	int all_zero = 1;
	int vn;

2452
	for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
D
Dmitry Kravkov 已提交
2453
		u32 vn_cfg = bp->mf_config[vn];
2454 2455 2456 2457 2458
		u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
				   FUNC_MF_CFG_MIN_BW_SHIFT) * 100;

		/* Skip hidden vns */
		if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2459
			vn_min_rate = 0;
2460
		/* If min rate is zero - set it to 1 */
2461
		else if (!vn_min_rate)
2462 2463 2464 2465
			vn_min_rate = DEF_MIN_RATE;
		else
			all_zero = 0;

2466
		input->vnic_min_rate[vn] = vn_min_rate;
2467 2468
	}

2469 2470
	/* if ETS or all min rates are zeros - disable fairness */
	if (BNX2X_IS_ETS_ENABLED(bp)) {
2471
		input->flags.cmng_enables &=
2472 2473 2474
					~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
		DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
	} else if (all_zero) {
2475
		input->flags.cmng_enables &=
2476
					~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2477 2478
		DP(NETIF_MSG_IFUP,
		   "All MIN values are zeroes fairness will be disabled\n");
2479
	} else
2480
		input->flags.cmng_enables |=
2481
					CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2482 2483
}

2484 2485
static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
				    struct cmng_init_input *input)
2486
{
2487
	u16 vn_max_rate;
D
Dmitry Kravkov 已提交
2488
	u32 vn_cfg = bp->mf_config[vn];
2489

2490
	if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2491
		vn_max_rate = 0;
2492
	else {
2493 2494
		u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);

2495
		if (IS_MF_SI(bp)) {
2496 2497
			/* maxCfg in percents of linkspeed */
			vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
2498
		} else /* SD modes */
2499 2500
			/* maxCfg is absolute in 100Mb units */
			vn_max_rate = maxCfg * 100;
2501
	}
D
Dmitry Kravkov 已提交
2502

2503
	DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
2504

2505
	input->vnic_max_rate[vn] = vn_max_rate;
2506
}
D
Dmitry Kravkov 已提交
2507

2508 2509 2510 2511
static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
{
	if (CHIP_REV_IS_SLOW(bp))
		return CMNG_FNS_NONE;
D
Dmitry Kravkov 已提交
2512
	if (IS_MF(bp))
2513 2514 2515 2516 2517
		return CMNG_FNS_MINMAX;

	return CMNG_FNS_NONE;
}

2518
void bnx2x_read_mf_cfg(struct bnx2x *bp)
2519
{
2520
	int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
2521 2522

	if (BP_NOMCP(bp))
2523
		return; /* what should be the default value in this case */
2524

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
	/* For 2 port configuration the absolute function number formula
	 * is:
	 *      abs_func = 2 * vn + BP_PORT + BP_PATH
	 *
	 *      and there are 4 functions per port
	 *
	 * For 4 port configuration it is
	 *      abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
	 *
	 *      and there are 2 functions per port
	 */
2536
	for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2537 2538 2539 2540 2541
		int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);

		if (func >= E1H_FUNC_MAX)
			break;

D
Dmitry Kravkov 已提交
2542
		bp->mf_config[vn] =
2543 2544
			MF_CFG_RD(bp, func_mf_config[func].config);
	}
B
Barak Witkowski 已提交
2545 2546 2547 2548 2549 2550 2551
	if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
		DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
		bp->flags |= MF_FUNC_DIS;
	} else {
		DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
		bp->flags &= ~MF_FUNC_DIS;
	}
2552 2553 2554 2555
}

static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
{
2556 2557 2558 2559
	struct cmng_init_input input;
	memset(&input, 0, sizeof(struct cmng_init_input));

	input.port_rate = bp->link_vars.line_speed;
2560

2561
	if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
2562 2563 2564 2565 2566 2567 2568
		int vn;

		/* read mf conf from shmem */
		if (read_cfg)
			bnx2x_read_mf_cfg(bp);

		/* vn_weight_sum and enable fairness if not 0 */
2569
		bnx2x_calc_vn_min(bp, &input);
2570 2571

		/* calculate and set min-max rate for each vn */
2572
		if (bp->port.pmf)
2573
			for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
2574
				bnx2x_calc_vn_max(bp, vn, &input);
2575 2576

		/* always enable rate shaping and fairness */
2577
		input.flags.cmng_enables |=
2578
					CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
2579 2580

		bnx2x_init_cmng(&input, &bp->cmng);
2581 2582 2583 2584 2585 2586 2587
		return;
	}

	/* rate shaping and fairness are disabled */
	DP(NETIF_MSG_IFUP,
	   "rate shaping and fairness are disabled\n");
}
2588

E
Eric Dumazet 已提交
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
static void storm_memset_cmng(struct bnx2x *bp,
			      struct cmng_init *cmng,
			      u8 port)
{
	int vn;
	size_t size = sizeof(struct cmng_struct_per_port);

	u32 addr = BAR_XSTRORM_INTMEM +
			XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);

	__storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);

	for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
		int func = func_by_vn(bp, vn);

		addr = BAR_XSTRORM_INTMEM +
		       XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
		size = sizeof(struct rate_shaping_vars_per_vn);
		__storm_memset_struct(bp, addr, size,
				      (u32 *)&cmng->vnic.vnic_max_rate[vn]);

		addr = BAR_XSTRORM_INTMEM +
		       XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
		size = sizeof(struct fairness_vars_per_vn);
		__storm_memset_struct(bp, addr, size,
				      (u32 *)&cmng->vnic.vnic_min_rate[vn]);
	}
}

2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
/* init cmng mode in HW according to local configuration */
void bnx2x_set_local_cmng(struct bnx2x *bp)
{
	int cmng_fns = bnx2x_get_cmng_fns_mode(bp);

	if (cmng_fns != CMNG_FNS_NONE) {
		bnx2x_cmng_fns_init(bp, false, cmng_fns);
		storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
	} else {
		/* rate shaping and fairness are disabled */
		DP(NETIF_MSG_IFUP,
		   "single function mode without fairness\n");
	}
}

Y
Yaniv Rosner 已提交
2633 2634 2635
/* This function is called upon link interrupt */
static void bnx2x_link_attn(struct bnx2x *bp)
{
Y
Yitchak Gertner 已提交
2636 2637 2638
	/* Make sure that we are synced with the current statistics */
	bnx2x_stats_handle(bp, STATS_EVENT_STOP);

Y
Yaniv Rosner 已提交
2639
	bnx2x_link_update(&bp->link_params, &bp->link_vars);
E
Eliezer Tamir 已提交
2640

2641
	bnx2x_init_dropless_fc(bp);
2642

2643
	if (bp->link_vars.link_up) {
2644

2645
		if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Y
Yitchak Gertner 已提交
2646 2647 2648
			struct host_port_stats *pstats;

			pstats = bnx2x_sp(bp, port_stats);
2649
			/* reset old mac stats */
Y
Yitchak Gertner 已提交
2650 2651 2652
			memset(&(pstats->mac_stx[0]), 0,
			       sizeof(struct mac_stx));
		}
2653
		if (bp->state == BNX2X_STATE_OPEN)
Y
Yitchak Gertner 已提交
2654 2655 2656
			bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
	}

2657 2658
	if (bp->link_vars.link_up && bp->link_vars.line_speed)
		bnx2x_set_local_cmng(bp);
D
Dmitry Kravkov 已提交
2659

2660 2661
	__bnx2x_link_report(bp);

D
Dmitry Kravkov 已提交
2662 2663
	if (IS_MF(bp))
		bnx2x_link_sync_notify(bp);
Y
Yaniv Rosner 已提交
2664
}
E
Eliezer Tamir 已提交
2665

D
Dmitry Kravkov 已提交
2666
void bnx2x__link_status_update(struct bnx2x *bp)
Y
Yaniv Rosner 已提交
2667
{
2668
	if (bp->state != BNX2X_STATE_OPEN)
Y
Yaniv Rosner 已提交
2669
		return;
E
Eliezer Tamir 已提交
2670

D
Dmitry Kravkov 已提交
2671
	/* read updated dcb configuration */
A
Ariel Elior 已提交
2672 2673 2674 2675 2676 2677 2678 2679 2680
	if (IS_PF(bp)) {
		bnx2x_dcbx_pmf_update(bp);
		bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
		if (bp->link_vars.link_up)
			bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
		else
			bnx2x_stats_handle(bp, STATS_EVENT_STOP);
			/* indicate link status */
		bnx2x_link_report(bp);
E
Eliezer Tamir 已提交
2681

A
Ariel Elior 已提交
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
	} else { /* VF */
		bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
					  SUPPORTED_10baseT_Full |
					  SUPPORTED_100baseT_Half |
					  SUPPORTED_100baseT_Full |
					  SUPPORTED_1000baseT_Full |
					  SUPPORTED_2500baseX_Full |
					  SUPPORTED_10000baseT_Full |
					  SUPPORTED_TP |
					  SUPPORTED_FIBRE |
					  SUPPORTED_Autoneg |
					  SUPPORTED_Pause |
					  SUPPORTED_Asym_Pause);
		bp->port.advertising[0] = bp->port.supported[0];

		bp->link_params.bp = bp;
		bp->link_params.port = BP_PORT(bp);
		bp->link_params.req_duplex[0] = DUPLEX_FULL;
		bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
		bp->link_params.req_line_speed[0] = SPEED_10000;
		bp->link_params.speed_cap_mask[0] = 0x7f0000;
		bp->link_params.switch_cfg = SWITCH_CFG_10G;
		bp->link_vars.mac_type = MAC_TYPE_BMAC;
		bp->link_vars.line_speed = SPEED_10000;
		bp->link_vars.link_status =
			(LINK_STATUS_LINK_UP |
			 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
		bp->link_vars.link_up = 1;
		bp->link_vars.duplex = DUPLEX_FULL;
		bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
		__bnx2x_link_report(bp);
D
Dmitry Kravkov 已提交
2713 2714 2715 2716 2717 2718 2719 2720

		bnx2x_sample_bulletin(bp);

		/* if bulletin board did not have an update for link status
		 * __bnx2x_link_report will report current status
		 * but it will NOT duplicate report in case of already reported
		 * during sampling bulletin board.
		 */
Y
Yitchak Gertner 已提交
2721
		bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
A
Ariel Elior 已提交
2722
	}
E
Eliezer Tamir 已提交
2723 2724
}

B
Barak Witkowski 已提交
2725 2726 2727
static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
				  u16 vlan_val, u8 allowed_prio)
{
Y
Yuval Mintz 已提交
2728
	struct bnx2x_func_state_params func_params = {NULL};
B
Barak Witkowski 已提交
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752
	struct bnx2x_func_afex_update_params *f_update_params =
		&func_params.params.afex_update;

	func_params.f_obj = &bp->func_obj;
	func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;

	/* no need to wait for RAMROD completion, so don't
	 * set RAMROD_COMP_WAIT flag
	 */

	f_update_params->vif_id = vifid;
	f_update_params->afex_default_vlan = vlan_val;
	f_update_params->allowed_priorities = allowed_prio;

	/* if ramrod can not be sent, response to MCP immediately */
	if (bnx2x_func_state_change(bp, &func_params) < 0)
		bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);

	return 0;
}

static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
					  u16 vif_index, u8 func_bit_map)
{
Y
Yuval Mintz 已提交
2753
	struct bnx2x_func_state_params func_params = {NULL};
B
Barak Witkowski 已提交
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
	struct bnx2x_func_afex_viflists_params *update_params =
		&func_params.params.afex_viflists;
	int rc;
	u32 drv_msg_code;

	/* validate only LIST_SET and LIST_GET are received from switch */
	if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
		BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
			  cmd_type);

	func_params.f_obj = &bp->func_obj;
	func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;

	/* set parameters according to cmd_type */
	update_params->afex_vif_list_command = cmd_type;
Y
Yuval Mintz 已提交
2769
	update_params->vif_list_index = vif_index;
B
Barak Witkowski 已提交
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
	update_params->func_bit_map =
		(cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
	update_params->func_to_clear = 0;
	drv_msg_code =
		(cmd_type == VIF_LIST_RULE_GET) ?
		DRV_MSG_CODE_AFEX_LISTGET_ACK :
		DRV_MSG_CODE_AFEX_LISTSET_ACK;

	/* if ramrod can not be sent, respond to MCP immediately for
	 * SET and GET requests (other are not triggered from MCP)
	 */
	rc = bnx2x_func_state_change(bp, &func_params);
	if (rc < 0)
		bnx2x_fw_command(bp, drv_msg_code, 0);

	return 0;
}

static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
{
	struct afex_stats afex_stats;
	u32 func = BP_ABS_FUNC(bp);
	u32 mf_config;
	u16 vlan_val;
	u32 vlan_prio;
	u16 vif_id;
	u8 allowed_prio;
	u8 vlan_mode;
	u32 addr_to_write, vifid, addrs, stats_type, i;

	if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
		vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
		DP(BNX2X_MSG_MCP,
		   "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
		bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
	}

	if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
		vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
		addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
		DP(BNX2X_MSG_MCP,
		   "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
		   vifid, addrs);
		bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
					       addrs);
	}

	if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
		addr_to_write = SHMEM2_RD(bp,
			afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
		stats_type = SHMEM2_RD(bp,
			afex_param1_to_driver[BP_FW_MB_IDX(bp)]);

		DP(BNX2X_MSG_MCP,
		   "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
		   addr_to_write);

		bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);

		/* write response to scratchpad, for MCP */
		for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
			REG_WR(bp, addr_to_write + i*sizeof(u32),
			       *(((u32 *)(&afex_stats))+i));

		/* send ack message to MCP */
		bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
	}

	if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
		mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
		bp->mf_config[BP_VN(bp)] = mf_config;
		DP(BNX2X_MSG_MCP,
		   "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
		   mf_config);

		/* if VIF_SET is "enabled" */
		if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
			/* set rate limit directly to internal RAM */
			struct cmng_init_input cmng_input;
			struct rate_shaping_vars_per_vn m_rs_vn;
			size_t size = sizeof(struct rate_shaping_vars_per_vn);
			u32 addr = BAR_XSTRORM_INTMEM +
			    XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));

			bp->mf_config[BP_VN(bp)] = mf_config;

			bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
			m_rs_vn.vn_counter.rate =
				cmng_input.vnic_max_rate[BP_VN(bp)];
			m_rs_vn.vn_counter.quota =
				(m_rs_vn.vn_counter.rate *
				 RS_PERIODIC_TIMEOUT_USEC) / 8;

			__storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);

			/* read relevant values from mf_cfg struct in shmem */
			vif_id =
				(MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
				 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
				FUNC_MF_CFG_E1HOV_TAG_SHIFT;
			vlan_val =
				(MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
				 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
				FUNC_MF_CFG_AFEX_VLAN_SHIFT;
			vlan_prio = (mf_config &
				     FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
				    FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
			vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
			vlan_mode =
				(MF_CFG_RD(bp,
					   func_mf_config[func].afex_config) &
				 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
				FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
			allowed_prio =
				(MF_CFG_RD(bp,
					   func_mf_config[func].afex_config) &
				 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
				FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;

			/* send ramrod to FW, return in case of failure */
			if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
						   allowed_prio))
				return;

			bp->afex_def_vlan_tag = vlan_val;
			bp->afex_vlan_mode = vlan_mode;
		} else {
			/* notify link down because BP->flags is disabled */
			bnx2x_link_report(bp);

			/* send INVALID VIF ramrod to FW */
			bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);

			/* Reset the default afex VLAN */
			bp->afex_def_vlan_tag = -1;
		}
	}
}

2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959
static void bnx2x_handle_update_svid_cmd(struct bnx2x *bp)
{
	struct bnx2x_func_switch_update_params *switch_update_params;
	struct bnx2x_func_state_params func_params;

	memset(&func_params, 0, sizeof(struct bnx2x_func_state_params));
	switch_update_params = &func_params.params.switch_update;
	func_params.f_obj = &bp->func_obj;
	func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;

	if (IS_MF_UFP(bp)) {
		int func = BP_ABS_FUNC(bp);
		u32 val;

		/* Re-learn the S-tag from shmem */
		val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
				FUNC_MF_CFG_E1HOV_TAG_MASK;
		if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
			bp->mf_ov = val;
		} else {
			BNX2X_ERR("Got an SVID event, but no tag is configured in shmem\n");
			goto fail;
		}

		/* Configure new S-tag in LLH */
		REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + BP_PORT(bp) * 8,
		       bp->mf_ov);

		/* Send Ramrod to update FW of change */
		__set_bit(BNX2X_F_UPDATE_SD_VLAN_TAG_CHNG,
			  &switch_update_params->changes);
		switch_update_params->vlan = bp->mf_ov;

		if (bnx2x_func_state_change(bp, &func_params) < 0) {
			BNX2X_ERR("Failed to configure FW of S-tag Change to %02x\n",
				  bp->mf_ov);
			goto fail;
		}

		DP(BNX2X_MSG_MCP, "Configured S-tag %02x\n", bp->mf_ov);

		bnx2x_fw_command(bp, DRV_MSG_CODE_OEM_UPDATE_SVID_OK, 0);

		return;
	}

	/* not supported by SW yet */
fail:
	bnx2x_fw_command(bp, DRV_MSG_CODE_OEM_UPDATE_SVID_FAILURE, 0);
}

2960 2961 2962 2963 2964 2965
static void bnx2x_pmf_update(struct bnx2x *bp)
{
	int port = BP_PORT(bp);
	u32 val;

	bp->port.pmf = 1;
M
Merav Sicron 已提交
2966
	DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
2967

2968 2969 2970 2971 2972 2973 2974 2975 2976
	/*
	 * We need the mb() to ensure the ordering between the writing to
	 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
	 */
	smp_mb();

	/* queue a periodic task */
	queue_delayed_work(bnx2x_wq, &bp->period_task, 0);

2977 2978
	bnx2x_dcbx_pmf_update(bp);

2979
	/* enable nig attention */
2980
	val = (0xff0f | (1 << (BP_VN(bp) + 4)));
D
Dmitry Kravkov 已提交
2981 2982 2983
	if (bp->common.int_block == INT_BLOCK_HC) {
		REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
		REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
2984
	} else if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
2985 2986 2987
		REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
		REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
	}
Y
Yitchak Gertner 已提交
2988 2989

	bnx2x_stats_handle(bp, STATS_EVENT_PMF);
2990 2991
}

Y
Yaniv Rosner 已提交
2992
/* end of Link */
E
Eliezer Tamir 已提交
2993 2994 2995 2996 2997 2998 2999

/* slow path */

/*
 * General service functions
 */

3000
/* send the MCP a request, block until there is a reply */
Y
Yaniv Rosner 已提交
3001
u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
3002
{
D
Dmitry Kravkov 已提交
3003
	int mb_idx = BP_FW_MB_IDX(bp);
3004
	u32 seq;
3005 3006 3007 3008
	u32 rc = 0;
	u32 cnt = 1;
	u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;

E
Eilon Greenstein 已提交
3009
	mutex_lock(&bp->fw_mb_mutex);
3010
	seq = ++bp->fw_seq;
D
Dmitry Kravkov 已提交
3011 3012 3013
	SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
	SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));

D
Dmitry Kravkov 已提交
3014 3015
	DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
			(command | seq), param);
3016 3017 3018 3019 3020

	do {
		/* let the FW do it's magic ... */
		msleep(delay);

D
Dmitry Kravkov 已提交
3021
		rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
3022

E
Eilon Greenstein 已提交
3023 3024
		/* Give the FW up to 5 second (500*10ms) */
	} while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037

	DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
	   cnt*delay, rc, seq);

	/* is this a reply to our command? */
	if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
		rc &= FW_MSG_CODE_MASK;
	else {
		/* FW BUG! */
		BNX2X_ERR("FW failed to respond!\n");
		bnx2x_fw_dump(bp);
		rc = 0;
	}
E
Eilon Greenstein 已提交
3038
	mutex_unlock(&bp->fw_mb_mutex);
3039 3040 3041 3042

	return rc;
}

E
Eric Dumazet 已提交
3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
static void storm_memset_func_cfg(struct bnx2x *bp,
				 struct tstorm_eth_function_common_config *tcfg,
				 u16 abs_fid)
{
	size_t size = sizeof(struct tstorm_eth_function_common_config);

	u32 addr = BAR_TSTRORM_INTMEM +
			TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);

	__storm_memset_struct(bp, addr, size, (u32 *)tcfg);
}

3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074
void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
{
	if (CHIP_IS_E1x(bp)) {
		struct tstorm_eth_function_common_config tcfg = {0};

		storm_memset_func_cfg(bp, &tcfg, p->func_id);
	}

	/* Enable the function in the FW */
	storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
	storm_memset_func_en(bp, p->func_id, 1);

	/* spq */
	if (p->func_flgs & FUNC_FLG_SPQ) {
		storm_memset_spq_addr(bp, p->spq_map, p->func_id);
		REG_WR(bp, XSEM_REG_FAST_MEMORY +
		       XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
	}
}

3075
/**
3076
 * bnx2x_get_common_flags - Return common flags
3077 3078 3079 3080 3081 3082 3083
 *
 * @bp		device handle
 * @fp		queue handle
 * @zero_stats	TRUE if statistics zeroing is needed
 *
 * Return the flags that are common for the Tx-only and not normal connections.
 */
E
Eric Dumazet 已提交
3084 3085 3086
static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
					    struct bnx2x_fastpath *fp,
					    bool zero_stats)
M
Michael Chan 已提交
3087
{
3088 3089 3090 3091
	unsigned long flags = 0;

	/* PF driver will always initialize the Queue to an ACTIVE state */
	__set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
M
Michael Chan 已提交
3092

3093
	/* tx only connections collect statistics (on the same index as the
D
Dmitry Kravkov 已提交
3094 3095
	 * parent connection). The statistics are zeroed when the parent
	 * connection is initialized.
3096
	 */
B
Barak Witkowski 已提交
3097 3098 3099 3100 3101

	__set_bit(BNX2X_Q_FLG_STATS, &flags);
	if (zero_stats)
		__set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);

3102 3103 3104
	if (bp->flags & TX_SWITCHING)
		__set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);

D
Dmitry Kravkov 已提交
3105
	__set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
3106
	__set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
3107

Y
Yuval Mintz 已提交
3108 3109 3110 3111
#ifdef BNX2X_STOP_ON_ERROR
	__set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
#endif

3112 3113 3114
	return flags;
}

E
Eric Dumazet 已提交
3115 3116 3117
static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
				       struct bnx2x_fastpath *fp,
				       bool leading)
3118 3119 3120
{
	unsigned long flags = 0;

3121 3122 3123
	/* calculate other queue flags */
	if (IS_MF_SD(bp))
		__set_bit(BNX2X_Q_FLG_OV, &flags);
M
Michael Chan 已提交
3124

B
Barak Witkowski 已提交
3125
	if (IS_FCOE_FP(fp)) {
3126
		__set_bit(BNX2X_Q_FLG_FCOE, &flags);
B
Barak Witkowski 已提交
3127 3128 3129
		/* For FCoE - force usage of default priority (for afex) */
		__set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
	}
3130

3131
	if (fp->mode != TPA_MODE_DISABLED) {
3132
		__set_bit(BNX2X_Q_FLG_TPA, &flags);
3133
		__set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
D
Dmitry Kravkov 已提交
3134 3135
		if (fp->mode == TPA_MODE_GRO)
			__set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
3136
	}
3137 3138 3139 3140 3141

	if (leading) {
		__set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
		__set_bit(BNX2X_Q_FLG_MCAST, &flags);
	}
3142

3143 3144
	/* Always set HW VLAN stripping */
	__set_bit(BNX2X_Q_FLG_VLAN, &flags);
3145

B
Barak Witkowski 已提交
3146 3147 3148 3149
	/* configure silent vlan removal */
	if (IS_MF_AFEX(bp))
		__set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);

3150
	return flags | bnx2x_get_common_flags(bp, fp, true);
3151 3152
}

3153
static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
3154 3155
	struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
	u8 cos)
3156 3157 3158 3159 3160 3161 3162 3163 3164
{
	gen_init->stat_id = bnx2x_stats_id(fp);
	gen_init->spcl_id = fp->cl_id;

	/* Always use mini-jumbo MTU for FCoE L2 ring */
	if (IS_FCOE_FP(fp))
		gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
	else
		gen_init->mtu = bp->dev->mtu;
3165 3166

	gen_init->cos = cos;
3167 3168

	gen_init->fp_hsi = ETH_FP_HSI_VERSION;
3169 3170 3171
}

static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3172
	struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3173
	struct bnx2x_rxq_setup_params *rxq_init)
3174
{
3175
	u8 max_sge = 0;
3176 3177 3178
	u16 sge_sz = 0;
	u16 tpa_agg_size = 0;

3179
	if (fp->mode != TPA_MODE_DISABLED) {
3180 3181 3182 3183 3184 3185 3186 3187
		pause->sge_th_lo = SGE_TH_LO(bp);
		pause->sge_th_hi = SGE_TH_HI(bp);

		/* validate SGE ring has enough to cross high threshold */
		WARN_ON(bp->dropless_fc &&
				pause->sge_th_hi + FW_PREFETCH_CNT >
				MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);

3188
		tpa_agg_size = TPA_AGG_SIZE;
3189 3190 3191 3192
		max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
			SGE_PAGE_SHIFT;
		max_sge = ((max_sge + PAGES_PER_SGE - 1) &
			  (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
3193
		sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
3194 3195 3196 3197
	}

	/* pause - not for e1 */
	if (!CHIP_IS_E1(bp)) {
3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
		pause->bd_th_lo = BD_TH_LO(bp);
		pause->bd_th_hi = BD_TH_HI(bp);

		pause->rcq_th_lo = RCQ_TH_LO(bp);
		pause->rcq_th_hi = RCQ_TH_HI(bp);
		/*
		 * validate that rings have enough entries to cross
		 * high thresholds
		 */
		WARN_ON(bp->dropless_fc &&
				pause->bd_th_hi + FW_PREFETCH_CNT >
				bp->rx_ring_size);
		WARN_ON(bp->dropless_fc &&
				pause->rcq_th_hi + FW_PREFETCH_CNT >
				NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
3213

3214 3215 3216 3217 3218 3219 3220 3221
		pause->pri_map = 1;
	}

	/* rxq setup */
	rxq_init->dscr_map = fp->rx_desc_mapping;
	rxq_init->sge_map = fp->rx_sge_mapping;
	rxq_init->rcq_map = fp->rx_comp_mapping;
	rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
3222

3223 3224 3225
	/* This should be a maximum number of data bytes that may be
	 * placed on the BD (not including paddings).
	 */
3226
	rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
3227
			   BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
3228

3229 3230 3231 3232
	rxq_init->cl_qzone_id = fp->cl_qzone_id;
	rxq_init->tpa_agg_sz = tpa_agg_size;
	rxq_init->sge_buf_sz = sge_sz;
	rxq_init->max_sges_pkt = max_sge;
3233
	rxq_init->rss_engine_id = BP_FUNC(bp);
3234
	rxq_init->mcast_engine_id = BP_FUNC(bp);
3235 3236 3237

	/* Maximum number or simultaneous TPA aggregation for this Queue.
	 *
Y
Yuval Mintz 已提交
3238
	 * For PF Clients it should be the maximum available number.
3239 3240
	 * VF driver(s) may want to define it to a smaller value.
	 */
3241
	rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
3242

3243 3244 3245
	rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
	rxq_init->fw_sb_id = fp->fw_sb_id;

V
Vladislav Zolotarov 已提交
3246 3247 3248
	if (IS_FCOE_FP(fp))
		rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
	else
3249
		rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
B
Barak Witkowski 已提交
3250 3251 3252 3253 3254 3255 3256
	/* configure silent vlan removal
	 * if multi function mode is afex, then mask default vlan
	 */
	if (IS_MF_AFEX(bp)) {
		rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
		rxq_init->silent_removal_mask = VLAN_VID_MASK;
	}
3257 3258
}

3259
static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
3260 3261
	struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
	u8 cos)
3262
{
3263
	txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
3264
	txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
3265 3266
	txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
	txq_init->fw_sb_id = fp->fw_sb_id;
V
Vladislav Zolotarov 已提交
3267

3268
	/*
3269
	 * set the tss leading client id for TX classification ==
3270 3271 3272 3273
	 * leading RSS client id
	 */
	txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);

V
Vladislav Zolotarov 已提交
3274 3275 3276 3277
	if (IS_FCOE_FP(fp)) {
		txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
		txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
	}
3278 3279
}

3280
static void bnx2x_pf_init(struct bnx2x *bp)
3281 3282 3283 3284 3285
{
	struct bnx2x_func_init_params func_init = {0};
	struct event_ring_data eq_data = { {0} };
	u16 flags;

3286
	if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300
		/* reset IGU PF statistics: MSIX + ATTN */
		/* PF */
		REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
			   BNX2X_IGU_STAS_MSG_VF_CNT*4 +
			   (CHIP_MODE_IS_4_PORT(bp) ?
				BP_FUNC(bp) : BP_VN(bp))*4, 0);
		/* ATTN */
		REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
			   BNX2X_IGU_STAS_MSG_VF_CNT*4 +
			   BNX2X_IGU_STAS_MSG_PF_CNT*4 +
			   (CHIP_MODE_IS_4_PORT(bp) ?
				BP_FUNC(bp) : BP_VN(bp))*4, 0);
	}

3301 3302 3303
	/* function setup flags */
	flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);

3304 3305
	/* This flag is relevant for E1x only.
	 * E2 doesn't have a TPA configuration in a function level.
3306
	 */
3307
	flags |= (bp->dev->features & NETIF_F_LRO) ? FUNC_FLG_TPA : 0;
3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319

	func_init.func_flgs = flags;
	func_init.pf_id = BP_FUNC(bp);
	func_init.func_id = BP_FUNC(bp);
	func_init.spq_map = bp->spq_mapping;
	func_init.spq_prod = bp->spq_prod_idx;

	bnx2x_func_init(bp, &func_init);

	memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));

	/*
3320 3321 3322 3323 3324
	 * Congestion management values depend on the link rate
	 * There is no active link so initial link rate is set to 10 Gbps.
	 * When the link comes up The congestion management values are
	 * re-calculated according to the actual link rate.
	 */
3325 3326 3327 3328 3329 3330 3331
	bp->link_vars.line_speed = SPEED_10000;
	bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));

	/* Only the PMF sets the HW */
	if (bp->port.pmf)
		storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));

Y
Yuval Mintz 已提交
3332
	/* init Event Queue - PCI bus guarantees correct endianity*/
3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
	eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
	eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
	eq_data.producer = bp->eq_prod;
	eq_data.index_id = HC_SP_INDEX_EQ_CONS;
	eq_data.sb_id = DEF_SB_ID;
	storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
}

static void bnx2x_e1h_disable(struct bnx2x *bp)
{
	int port = BP_PORT(bp);

3345
	bnx2x_tx_disable(bp);
3346 3347 3348 3349 3350 3351 3352 3353

	REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
}

static void bnx2x_e1h_enable(struct bnx2x *bp)
{
	int port = BP_PORT(bp);

3354 3355
	if (!(IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
		REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
3356

3357
	/* Tx queue should be only re-enabled */
3358 3359 3360 3361 3362 3363 3364 3365
	netif_tx_wake_all_queues(bp->dev);

	/*
	 * Should not call netif_carrier_on since it will be called if the link
	 * is up when checking for link state
	 */
}

3366 3367 3368 3369 3370 3371
#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3

static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
{
	struct eth_stats_info *ether_stat =
		&bp->slowpath->drv_info_to_mcp.ether_stat;
3372 3373 3374
	struct bnx2x_vlan_mac_obj *mac_obj =
		&bp->sp_objs->mac_obj;
	int i;
3375

3376 3377
	strlcpy(ether_stat->version, DRV_MODULE_VERSION,
		ETH_STAT_INFO_VERSION_LEN);
3378

3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393
	/* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
	 * mac_local field in ether_stat struct. The base address is offset by 2
	 * bytes to account for the field being 8 bytes but a mac address is
	 * only 6 bytes. Likewise, the stride for the get_n_elements function is
	 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
	 * allocated by the ether_stat struct, so the macs will land in their
	 * proper positions.
	 */
	for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
		memset(ether_stat->mac_local + i, 0,
		       sizeof(ether_stat->mac_local[0]));
	mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
				DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
				ether_stat->mac_local + MAC_PAD, MAC_PAD,
				ETH_ALEN);
3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404
	ether_stat->mtu_size = bp->dev->mtu;
	if (bp->dev->features & NETIF_F_RXCSUM)
		ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
	if (bp->dev->features & NETIF_F_TSO)
		ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
	ether_stat->feature_flags |= bp->common.boot_mode;

	ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;

	ether_stat->txq_size = bp->tx_ring_size;
	ether_stat->rxq_size = bp->rx_ring_size;
3405

3406
#ifdef CONFIG_BNX2X_SRIOV
3407
	ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
3408
#endif
3409 3410 3411 3412 3413 3414 3415 3416
}

static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
{
	struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
	struct fcoe_stats_info *fcoe_stat =
		&bp->slowpath->drv_info_to_mcp.fcoe_stat;

3417 3418 3419
	if (!CNIC_LOADED(bp))
		return;

3420
	memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
3421 3422 3423 3424 3425 3426 3427

	fcoe_stat->qos_priority =
		app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];

	/* insert FCoE stats from ramrod response */
	if (!NO_FCOE(bp)) {
		struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
3428
			&bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
3429 3430 3431
			tstorm_queue_statistics;

		struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
3432
			&bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
3433 3434 3435 3436 3437
			xstorm_queue_statistics;

		struct fcoe_statistics_params *fw_fcoe_stat =
			&bp->fw_stats_data->fcoe;

Y
Yuval Mintz 已提交
3438 3439 3440
		ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
			  fcoe_stat->rx_bytes_lo,
			  fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3441

Y
Yuval Mintz 已提交
3442 3443 3444 3445
		ADD_64_LE(fcoe_stat->rx_bytes_hi,
			  fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
			  fcoe_stat->rx_bytes_lo,
			  fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3446

Y
Yuval Mintz 已提交
3447 3448 3449 3450
		ADD_64_LE(fcoe_stat->rx_bytes_hi,
			  fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
			  fcoe_stat->rx_bytes_lo,
			  fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3451

Y
Yuval Mintz 已提交
3452 3453 3454 3455
		ADD_64_LE(fcoe_stat->rx_bytes_hi,
			  fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
			  fcoe_stat->rx_bytes_lo,
			  fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3456

Y
Yuval Mintz 已提交
3457 3458 3459
		ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
			  fcoe_stat->rx_frames_lo,
			  fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3460

Y
Yuval Mintz 已提交
3461 3462 3463
		ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
			  fcoe_stat->rx_frames_lo,
			  fcoe_q_tstorm_stats->rcv_ucast_pkts);
3464

Y
Yuval Mintz 已提交
3465 3466 3467
		ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
			  fcoe_stat->rx_frames_lo,
			  fcoe_q_tstorm_stats->rcv_bcast_pkts);
3468

Y
Yuval Mintz 已提交
3469 3470 3471
		ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
			  fcoe_stat->rx_frames_lo,
			  fcoe_q_tstorm_stats->rcv_mcast_pkts);
3472

Y
Yuval Mintz 已提交
3473 3474 3475
		ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
			  fcoe_stat->tx_bytes_lo,
			  fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3476

Y
Yuval Mintz 已提交
3477 3478 3479 3480
		ADD_64_LE(fcoe_stat->tx_bytes_hi,
			  fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
			  fcoe_stat->tx_bytes_lo,
			  fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3481

Y
Yuval Mintz 已提交
3482 3483 3484 3485
		ADD_64_LE(fcoe_stat->tx_bytes_hi,
			  fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
			  fcoe_stat->tx_bytes_lo,
			  fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3486

Y
Yuval Mintz 已提交
3487 3488 3489 3490
		ADD_64_LE(fcoe_stat->tx_bytes_hi,
			  fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
			  fcoe_stat->tx_bytes_lo,
			  fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3491

Y
Yuval Mintz 已提交
3492 3493 3494
		ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
			  fcoe_stat->tx_frames_lo,
			  fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3495

Y
Yuval Mintz 已提交
3496 3497 3498
		ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
			  fcoe_stat->tx_frames_lo,
			  fcoe_q_xstorm_stats->ucast_pkts_sent);
3499

Y
Yuval Mintz 已提交
3500 3501 3502
		ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
			  fcoe_stat->tx_frames_lo,
			  fcoe_q_xstorm_stats->bcast_pkts_sent);
3503

Y
Yuval Mintz 已提交
3504 3505 3506
		ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
			  fcoe_stat->tx_frames_lo,
			  fcoe_q_xstorm_stats->mcast_pkts_sent);
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518
	}

	/* ask L5 driver to add data to the struct */
	bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
}

static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
{
	struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
	struct iscsi_stats_info *iscsi_stat =
		&bp->slowpath->drv_info_to_mcp.iscsi_stat;

3519 3520 3521
	if (!CNIC_LOADED(bp))
		return;

3522 3523
	memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
	       ETH_ALEN);
3524 3525 3526 3527 3528 3529 3530 3531

	iscsi_stat->qos_priority =
		app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];

	/* ask L5 driver to add data to the struct */
	bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
}

3532 3533 3534 3535 3536
/* called due to MCP event (on pmf):
 *	reread new bandwidth configuration
 *	configure FW
 *	notify others function about the change
 */
E
Eric Dumazet 已提交
3537
static void bnx2x_config_mf_bw(struct bnx2x *bp)
3538 3539 3540 3541 3542 3543 3544 3545
{
	if (bp->link_vars.link_up) {
		bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
		bnx2x_link_sync_notify(bp);
	}
	storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
}

E
Eric Dumazet 已提交
3546
static void bnx2x_set_mf_bw(struct bnx2x *bp)
3547 3548 3549 3550 3551
{
	bnx2x_config_mf_bw(bp);
	bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
}

Y
Yuval Mintz 已提交
3552 3553 3554 3555 3556 3557
static void bnx2x_handle_eee_event(struct bnx2x *bp)
{
	DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
	bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
}

3558 3559 3560
#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH	(20)
#define BNX2X_UPDATE_DRV_INFO_IND_COUNT		(25)

3561 3562 3563 3564
static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
{
	enum drv_info_opcode op_code;
	u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3565 3566
	bool release = false;
	int wait;
3567 3568 3569 3570 3571 3572 3573 3574 3575 3576

	/* if drv_info version supported by MFW doesn't match - send NACK */
	if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
		bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
		return;
	}

	op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
		  DRV_INFO_CONTROL_OP_CODE_SHIFT;

3577 3578 3579
	/* Must prevent other flows from accessing drv_info_to_mcp */
	mutex_lock(&bp->drv_info_mutex);

3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595
	memset(&bp->slowpath->drv_info_to_mcp, 0,
	       sizeof(union drv_info_to_mcp));

	switch (op_code) {
	case ETH_STATS_OPCODE:
		bnx2x_drv_info_ether_stat(bp);
		break;
	case FCOE_STATS_OPCODE:
		bnx2x_drv_info_fcoe_stat(bp);
		break;
	case ISCSI_STATS_OPCODE:
		bnx2x_drv_info_iscsi_stat(bp);
		break;
	default:
		/* if op code isn't supported - send NACK */
		bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3596
		goto out;
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
	}

	/* if we got drv_info attn from MFW then these fields are defined in
	 * shmem2 for sure
	 */
	SHMEM2_WR(bp, drv_info_host_addr_lo,
		U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
	SHMEM2_WR(bp, drv_info_host_addr_hi,
		U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));

	bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707

	/* Since possible management wants both this and get_driver_version
	 * need to wait until management notifies us it finished utilizing
	 * the buffer.
	 */
	if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
		DP(BNX2X_MSG_MCP, "Management does not support indication\n");
	} else if (!bp->drv_info_mng_owner) {
		u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));

		for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
			u32 indication = SHMEM2_RD(bp, mfw_drv_indication);

			/* Management is done; need to clear indication */
			if (indication & bit) {
				SHMEM2_WR(bp, mfw_drv_indication,
					  indication & ~bit);
				release = true;
				break;
			}

			msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
		}
	}
	if (!release) {
		DP(BNX2X_MSG_MCP, "Management did not release indication\n");
		bp->drv_info_mng_owner = true;
	}

out:
	mutex_unlock(&bp->drv_info_mutex);
}

static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
{
	u8 vals[4];
	int i = 0;

	if (bnx2x_format) {
		i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
			   &vals[0], &vals[1], &vals[2], &vals[3]);
		if (i > 0)
			vals[0] -= '0';
	} else {
		i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
			   &vals[0], &vals[1], &vals[2], &vals[3]);
	}

	while (i < 4)
		vals[i++] = 0;

	return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
}

void bnx2x_update_mng_version(struct bnx2x *bp)
{
	u32 iscsiver = DRV_VER_NOT_LOADED;
	u32 fcoever = DRV_VER_NOT_LOADED;
	u32 ethver = DRV_VER_NOT_LOADED;
	int idx = BP_FW_MB_IDX(bp);
	u8 *version;

	if (!SHMEM2_HAS(bp, func_os_drv_ver))
		return;

	mutex_lock(&bp->drv_info_mutex);
	/* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
	if (bp->drv_info_mng_owner)
		goto out;

	if (bp->state != BNX2X_STATE_OPEN)
		goto out;

	/* Parse ethernet driver version */
	ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
	if (!CNIC_LOADED(bp))
		goto out;

	/* Try getting storage driver version via cnic */
	memset(&bp->slowpath->drv_info_to_mcp, 0,
	       sizeof(union drv_info_to_mcp));
	bnx2x_drv_info_iscsi_stat(bp);
	version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
	iscsiver = bnx2x_update_mng_version_utility(version, false);

	memset(&bp->slowpath->drv_info_to_mcp, 0,
	       sizeof(union drv_info_to_mcp));
	bnx2x_drv_info_fcoe_stat(bp);
	version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
	fcoever = bnx2x_update_mng_version_utility(version, false);

out:
	SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
	SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
	SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);

	mutex_unlock(&bp->drv_info_mutex);

	DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
	   ethver, iscsiver, fcoever);
3708 3709
}

3710
static void bnx2x_oem_event(struct bnx2x *bp, u32 event)
3711
{
3712 3713 3714 3715 3716 3717 3718 3719
	u32 cmd_ok, cmd_fail;

	/* sanity */
	if (event & DRV_STATUS_DCC_EVENT_MASK &&
	    event & DRV_STATUS_OEM_EVENT_MASK) {
		BNX2X_ERR("Received simultaneous events %08x\n", event);
		return;
	}
3720

3721 3722 3723 3724 3725 3726 3727
	if (event & DRV_STATUS_DCC_EVENT_MASK) {
		cmd_fail = DRV_MSG_CODE_DCC_FAILURE;
		cmd_ok = DRV_MSG_CODE_DCC_OK;
	} else /* if (event & DRV_STATUS_OEM_EVENT_MASK) */ {
		cmd_fail = DRV_MSG_CODE_OEM_FAILURE;
		cmd_ok = DRV_MSG_CODE_OEM_OK;
	}
3728

3729 3730 3731 3732 3733
	DP(BNX2X_MSG_MCP, "oem_event 0x%x\n", event);

	if (event & (DRV_STATUS_DCC_DISABLE_ENABLE_PF |
		     DRV_STATUS_OEM_DISABLE_ENABLE_PF)) {
		/* This is the only place besides the function initialization
3734 3735 3736
		 * where the bp->flags can change so it is done without any
		 * locks
		 */
D
Dmitry Kravkov 已提交
3737
		if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
M
Merav Sicron 已提交
3738
			DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
3739 3740 3741 3742
			bp->flags |= MF_FUNC_DIS;

			bnx2x_e1h_disable(bp);
		} else {
M
Merav Sicron 已提交
3743
			DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
3744 3745 3746 3747
			bp->flags &= ~MF_FUNC_DIS;

			bnx2x_e1h_enable(bp);
		}
3748 3749
		event &= ~(DRV_STATUS_DCC_DISABLE_ENABLE_PF |
			   DRV_STATUS_OEM_DISABLE_ENABLE_PF);
3750
	}
3751 3752 3753

	if (event & (DRV_STATUS_DCC_BANDWIDTH_ALLOCATION |
		     DRV_STATUS_OEM_BANDWIDTH_ALLOCATION)) {
3754
		bnx2x_config_mf_bw(bp);
3755 3756
		event &= ~(DRV_STATUS_DCC_BANDWIDTH_ALLOCATION |
			   DRV_STATUS_OEM_BANDWIDTH_ALLOCATION);
3757 3758 3759
	}

	/* Report results to MCP */
3760 3761
	if (event)
		bnx2x_fw_command(bp, cmd_fail, 0);
3762
	else
3763
		bnx2x_fw_command(bp, cmd_ok, 0);
3764 3765 3766
}

/* must be called under the spq lock */
E
Eric Dumazet 已提交
3767
static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
3768 3769 3770 3771 3772 3773
{
	struct eth_spe *next_spe = bp->spq_prod_bd;

	if (bp->spq_prod_bd == bp->spq_last_bd) {
		bp->spq_prod_bd = bp->spq;
		bp->spq_prod_idx = 0;
M
Merav Sicron 已提交
3774
		DP(BNX2X_MSG_SP, "end of spq\n");
3775 3776 3777 3778 3779 3780 3781 3782
	} else {
		bp->spq_prod_bd++;
		bp->spq_prod_idx++;
	}
	return next_spe;
}

/* must be called under the spq lock */
E
Eric Dumazet 已提交
3783
static void bnx2x_sp_prod_update(struct bnx2x *bp)
M
Michael Chan 已提交
3784 3785 3786
{
	int func = BP_FUNC(bp);

V
Vladislav Zolotarov 已提交
3787 3788 3789 3790 3791 3792
	/*
	 * Make sure that BD data is updated before writing the producer:
	 * BD data is written to the memory, the producer is read from the
	 * memory, thus we need a full memory barrier to ensure the ordering.
	 */
	mb();
M
Michael Chan 已提交
3793

3794
	REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
D
Dmitry Kravkov 已提交
3795
		 bp->spq_prod_idx);
M
Michael Chan 已提交
3796 3797 3798
	mmiowb();
}

3799 3800 3801 3802 3803 3804
/**
 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
 *
 * @cmd:	command to check
 * @cmd_type:	command type
 */
E
Eric Dumazet 已提交
3805
static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
3806 3807
{
	if ((cmd_type == NONE_CONNECTION_TYPE) ||
3808
	    (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
	    (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
	    (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
	    (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
	    (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
	    (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
		return true;
	else
		return false;
}

/**
 * bnx2x_sp_post - place a single command on an SP ring
 *
 * @bp:		driver handle
 * @command:	command to place (e.g. SETUP, FILTER_RULES, etc.)
 * @cid:	SW CID the command is related to
 * @data_hi:	command private data address (high 32 bits)
 * @data_lo:	command private data address (low 32 bits)
 * @cmd_type:	command type (e.g. NONE, ETH)
 *
 * SP data is handled as if it's always an address pair, thus data fields are
 * not swapped to little endian in upper functions. Instead this function swaps
 * data as if it's two u32 fields.
 */
D
Dmitry Kravkov 已提交
3833
int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
3834
		  u32 data_hi, u32 data_lo, int cmd_type)
E
Eliezer Tamir 已提交
3835
{
M
Michael Chan 已提交
3836
	struct eth_spe *spe;
3837
	u16 type;
3838
	bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
E
Eliezer Tamir 已提交
3839 3840

#ifdef BNX2X_STOP_ON_ERROR
M
Merav Sicron 已提交
3841 3842
	if (unlikely(bp->panic)) {
		BNX2X_ERR("Can't post SP when there is panic\n");
E
Eliezer Tamir 已提交
3843
		return -EIO;
M
Merav Sicron 已提交
3844
	}
E
Eliezer Tamir 已提交
3845 3846
#endif

3847
	spin_lock_bh(&bp->spq_lock);
E
Eliezer Tamir 已提交
3848

3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
	if (common) {
		if (!atomic_read(&bp->eq_spq_left)) {
			BNX2X_ERR("BUG! EQ ring full!\n");
			spin_unlock_bh(&bp->spq_lock);
			bnx2x_panic();
			return -EBUSY;
		}
	} else if (!atomic_read(&bp->cq_spq_left)) {
			BNX2X_ERR("BUG! SPQ ring full!\n");
			spin_unlock_bh(&bp->spq_lock);
			bnx2x_panic();
			return -EBUSY;
E
Eliezer Tamir 已提交
3861
	}
E
Eliezer Tamir 已提交
3862

M
Michael Chan 已提交
3863 3864
	spe = bnx2x_sp_get_next(bp);

E
Eliezer Tamir 已提交
3865
	/* CID needs port number to be encoded int it */
M
Michael Chan 已提交
3866
	spe->hdr.conn_and_cmd_data =
V
Vladislav Zolotarov 已提交
3867 3868
			cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
				    HW_CID(bp, cid));
3869

3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
	/* In some cases, type may already contain the func-id
	 * mainly in SRIOV related use cases, so we add it here only
	 * if it's not already set.
	 */
	if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
		type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
			SPE_HDR_CONN_TYPE;
		type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
			 SPE_HDR_FUNCTION_ID);
	} else {
		type = cmd_type;
	}
E
Eliezer Tamir 已提交
3882

3883 3884 3885 3886 3887
	spe->hdr.type = cpu_to_le16(type);

	spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
	spe->data.update_data_addr.lo = cpu_to_le32(data_lo);

3888 3889 3890
	/*
	 * It's ok if the actual decrement is issued towards the memory
	 * somewhere between the spin_lock and spin_unlock. Thus no
3891
	 * more explicit memory barrier is needed.
3892 3893 3894 3895 3896
	 */
	if (common)
		atomic_dec(&bp->eq_spq_left);
	else
		atomic_dec(&bp->cq_spq_left);
3897

M
Merav Sicron 已提交
3898 3899
	DP(BNX2X_MSG_SP,
	   "SPQE[%x] (%x:%x)  (cmd, common?) (%d,%d)  hw_cid %x  data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
V
Vladislav Zolotarov 已提交
3900 3901
	   bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
	   (u32)(U64_LO(bp->spq_mapping) +
3902
	   (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
3903 3904
	   HW_CID(bp, cid), data_hi, data_lo, type,
	   atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
V
Vladislav Zolotarov 已提交
3905

M
Michael Chan 已提交
3906
	bnx2x_sp_prod_update(bp);
3907
	spin_unlock_bh(&bp->spq_lock);
E
Eliezer Tamir 已提交
3908 3909 3910 3911
	return 0;
}

/* acquire split MCP access lock register */
Y
Yitchak Gertner 已提交
3912
static int bnx2x_acquire_alr(struct bnx2x *bp)
E
Eliezer Tamir 已提交
3913
{
3914
	u32 j, val;
3915
	int rc = 0;
E
Eliezer Tamir 已提交
3916 3917

	might_sleep();
3918
	for (j = 0; j < 1000; j++) {
3919 3920 3921
		REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
		val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
		if (val & MCPR_ACCESS_LOCK_LOCK)
E
Eliezer Tamir 已提交
3922 3923
			break;

Y
Yuval Mintz 已提交
3924
		usleep_range(5000, 10000);
E
Eliezer Tamir 已提交
3925
	}
3926
	if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
3927
		BNX2X_ERR("Cannot acquire MCP access lock register\n");
E
Eliezer Tamir 已提交
3928 3929 3930 3931 3932 3933
		rc = -EBUSY;
	}

	return rc;
}

Y
Yitchak Gertner 已提交
3934 3935
/* release split MCP access lock register */
static void bnx2x_release_alr(struct bnx2x *bp)
E
Eliezer Tamir 已提交
3936
{
3937
	REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
E
Eliezer Tamir 已提交
3938 3939
}

3940 3941 3942
#define BNX2X_DEF_SB_ATT_IDX	0x0001
#define BNX2X_DEF_SB_IDX	0x0002

E
Eric Dumazet 已提交
3943
static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
E
Eliezer Tamir 已提交
3944
{
3945
	struct host_sp_status_block *def_sb = bp->def_status_blk;
E
Eliezer Tamir 已提交
3946 3947 3948 3949 3950
	u16 rc = 0;

	barrier(); /* status block is written to by the chip */
	if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
		bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
3951
		rc |= BNX2X_DEF_SB_ATT_IDX;
E
Eliezer Tamir 已提交
3952
	}
3953 3954 3955 3956

	if (bp->def_idx != def_sb->sp_sb.running_index) {
		bp->def_idx = def_sb->sp_sb.running_index;
		rc |= BNX2X_DEF_SB_IDX;
E
Eliezer Tamir 已提交
3957
	}
3958

3959
	/* Do not reorder: indices reading should complete before handling */
3960
	barrier();
E
Eliezer Tamir 已提交
3961 3962 3963 3964 3965 3966 3967 3968 3969
	return rc;
}

/*
 * slow path service functions
 */

static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
{
3970
	int port = BP_PORT(bp);
E
Eliezer Tamir 已提交
3971 3972
	u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
			      MISC_REG_AEU_MASK_ATTN_FUNC_0;
3973 3974
	u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
				       NIG_REG_MASK_INTERRUPT_PORT0;
E
Eilon Greenstein 已提交
3975
	u32 aeu_mask;
3976
	u32 nig_mask = 0;
D
Dmitry Kravkov 已提交
3977
	u32 reg_addr;
E
Eliezer Tamir 已提交
3978 3979 3980 3981

	if (bp->attn_state & asserted)
		BNX2X_ERR("IGU ERROR\n");

E
Eilon Greenstein 已提交
3982 3983 3984
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
	aeu_mask = REG_RD(bp, aeu_addr);

E
Eliezer Tamir 已提交
3985
	DP(NETIF_MSG_HW, "aeu_mask %x  newly asserted %x\n",
E
Eilon Greenstein 已提交
3986
	   aeu_mask, asserted);
3987
	aeu_mask &= ~(asserted & 0x3ff);
E
Eilon Greenstein 已提交
3988
	DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
E
Eliezer Tamir 已提交
3989

E
Eilon Greenstein 已提交
3990 3991
	REG_WR(bp, aeu_addr, aeu_mask);
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
E
Eliezer Tamir 已提交
3992

E
Eilon Greenstein 已提交
3993
	DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
E
Eliezer Tamir 已提交
3994
	bp->attn_state |= asserted;
E
Eilon Greenstein 已提交
3995
	DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
E
Eliezer Tamir 已提交
3996 3997 3998 3999

	if (asserted & ATTN_HARD_WIRED_MASK) {
		if (asserted & ATTN_NIG_FOR_FUNC) {

4000 4001
			bnx2x_acquire_phy_lock(bp);

4002
			/* save nig interrupt mask */
4003
			nig_mask = REG_RD(bp, nig_int_mask_addr);
E
Eliezer Tamir 已提交
4004

4005 4006 4007 4008 4009 4010 4011 4012
			/* If nig_mask is not set, no need to call the update
			 * function.
			 */
			if (nig_mask) {
				REG_WR(bp, nig_int_mask_addr, 0);

				bnx2x_link_attn(bp);
			}
E
Eliezer Tamir 已提交
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057

			/* handle unicore attn? */
		}
		if (asserted & ATTN_SW_TIMER_4_FUNC)
			DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");

		if (asserted & GPIO_2_FUNC)
			DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");

		if (asserted & GPIO_3_FUNC)
			DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");

		if (asserted & GPIO_4_FUNC)
			DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");

		if (port == 0) {
			if (asserted & ATTN_GENERAL_ATTN_1) {
				DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
				REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
			}
			if (asserted & ATTN_GENERAL_ATTN_2) {
				DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
				REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
			}
			if (asserted & ATTN_GENERAL_ATTN_3) {
				DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
				REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
			}
		} else {
			if (asserted & ATTN_GENERAL_ATTN_4) {
				DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
				REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
			}
			if (asserted & ATTN_GENERAL_ATTN_5) {
				DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
				REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
			}
			if (asserted & ATTN_GENERAL_ATTN_6) {
				DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
				REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
			}
		}

	} /* if hardwired */

D
Dmitry Kravkov 已提交
4058 4059 4060 4061 4062 4063 4064 4065 4066
	if (bp->common.int_block == INT_BLOCK_HC)
		reg_addr = (HC_REG_COMMAND_REG + port*32 +
			    COMMAND_REG_ATTN_BITS_SET);
	else
		reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);

	DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
	   (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
	REG_WR(bp, reg_addr, asserted);
E
Eliezer Tamir 已提交
4067 4068

	/* now set back the mask */
4069
	if (asserted & ATTN_NIG_FOR_FUNC) {
4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084
		/* Verify that IGU ack through BAR was written before restoring
		 * NIG mask. This loop should exit after 2-3 iterations max.
		 */
		if (bp->common.int_block != INT_BLOCK_HC) {
			u32 cnt = 0, igu_acked;
			do {
				igu_acked = REG_RD(bp,
						   IGU_REG_ATTENTION_ACK_BITS);
			} while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
				 (++cnt < MAX_IGU_ATTN_ACK_TO));
			if (!igu_acked)
				DP(NETIF_MSG_HW,
				   "Failed to verify IGU ack on time\n");
			barrier();
		}
4085
		REG_WR(bp, nig_int_mask_addr, nig_mask);
4086 4087
		bnx2x_release_phy_lock(bp);
	}
E
Eliezer Tamir 已提交
4088 4089
}

E
Eric Dumazet 已提交
4090
static void bnx2x_fan_failure(struct bnx2x *bp)
E
Eilon Greenstein 已提交
4091 4092
{
	int port = BP_PORT(bp);
Y
Yaniv Rosner 已提交
4093
	u32 ext_phy_config;
E
Eilon Greenstein 已提交
4094
	/* mark the failure */
Y
Yaniv Rosner 已提交
4095 4096 4097 4098 4099 4100
	ext_phy_config =
		SHMEM_RD(bp,
			 dev_info.port_hw_config[port].external_phy_config);

	ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
	ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
E
Eilon Greenstein 已提交
4101
	SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Y
Yaniv Rosner 已提交
4102
		 ext_phy_config);
E
Eilon Greenstein 已提交
4103 4104

	/* log the failure */
M
Merav Sicron 已提交
4105 4106
	netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
			    "Please contact OEM Support for assistance\n");
4107

4108
	/* Schedule device reset (unload)
4109 4110 4111
	 * This is due to some boards consuming sufficient power when driver is
	 * up to overheat if fan fails.
	 */
4112
	bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
E
Eilon Greenstein 已提交
4113
}
4114

E
Eric Dumazet 已提交
4115
static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
E
Eliezer Tamir 已提交
4116
{
4117
	int port = BP_PORT(bp);
4118
	int reg_offset;
4119
	u32 val;
4120

4121 4122
	reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
			     MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4123

4124
	if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
4125 4126 4127 4128 4129 4130 4131

		val = REG_RD(bp, reg_offset);
		val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
		REG_WR(bp, reg_offset, val);

		BNX2X_ERR("SPIO5 hw attention\n");

E
Eilon Greenstein 已提交
4132
		/* Fan failure attention */
4133
		bnx2x_hw_reset_phy(&bp->link_params);
E
Eilon Greenstein 已提交
4134
		bnx2x_fan_failure(bp);
4135
	}
4136

4137
	if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
E
Eilon Greenstein 已提交
4138 4139 4140 4141 4142
		bnx2x_acquire_phy_lock(bp);
		bnx2x_handle_module_detect_int(&bp->link_params);
		bnx2x_release_phy_lock(bp);
	}

4143 4144 4145 4146 4147 4148 4149
	if (attn & HW_INTERRUT_ASSERT_SET_0) {

		val = REG_RD(bp, reg_offset);
		val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
		REG_WR(bp, reg_offset, val);

		BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
4150
			  (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
4151 4152
		bnx2x_panic();
	}
4153 4154
}

E
Eric Dumazet 已提交
4155
static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
4156 4157 4158
{
	u32 val;

4159
	if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
4160 4161 4162 4163 4164 4165 4166

		val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
		BNX2X_ERR("DB hw attention 0x%x\n", val);
		/* DORQ discard attention */
		if (val & 0x2)
			BNX2X_ERR("FATAL error from DORQ\n");
	}
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180

	if (attn & HW_INTERRUT_ASSERT_SET_1) {

		int port = BP_PORT(bp);
		int reg_offset;

		reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
				     MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);

		val = REG_RD(bp, reg_offset);
		val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
		REG_WR(bp, reg_offset, val);

		BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
4181
			  (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
4182 4183
		bnx2x_panic();
	}
4184 4185
}

E
Eric Dumazet 已提交
4186
static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
{
	u32 val;

	if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {

		val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
		BNX2X_ERR("CFC hw attention 0x%x\n", val);
		/* CFC error attention */
		if (val & 0x2)
			BNX2X_ERR("FATAL error from CFC\n");
	}

	if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
		val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
4201
		BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
4202 4203 4204
		/* RQ_USDMDP_FIFO_OVERFLOW */
		if (val & 0x18000)
			BNX2X_ERR("FATAL error from PXP\n");
4205 4206

		if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
4207 4208 4209
			val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
			BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
		}
4210
	}
4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224

	if (attn & HW_INTERRUT_ASSERT_SET_2) {

		int port = BP_PORT(bp);
		int reg_offset;

		reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
				     MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);

		val = REG_RD(bp, reg_offset);
		val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
		REG_WR(bp, reg_offset, val);

		BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
4225
			  (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
4226 4227
		bnx2x_panic();
	}
4228 4229
}

E
Eric Dumazet 已提交
4230
static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
4231
{
4232 4233
	u32 val;

4234 4235
	if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {

4236 4237 4238 4239
		if (attn & BNX2X_PMF_LINK_ASSERT) {
			int func = BP_FUNC(bp);

			REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
B
Barak Witkowski 已提交
4240
			bnx2x_read_mf_cfg(bp);
D
Dmitry Kravkov 已提交
4241 4242 4243 4244
			bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
					func_mf_config[BP_ABS_FUNC(bp)].config);
			val = SHMEM_RD(bp,
				       func_mb[BP_FW_MB_IDX(bp)].drv_status);
4245 4246 4247 4248 4249 4250

			if (val & (DRV_STATUS_DCC_EVENT_MASK |
				   DRV_STATUS_OEM_EVENT_MASK))
				bnx2x_oem_event(bp,
					(val & (DRV_STATUS_DCC_EVENT_MASK |
						DRV_STATUS_OEM_EVENT_MASK)));
4251 4252 4253 4254

			if (val & DRV_STATUS_SET_MF_BW)
				bnx2x_set_mf_bw(bp);

4255 4256
			if (val & DRV_STATUS_DRV_INFO_REQ)
				bnx2x_handle_drv_info_req(bp);
A
Ariel Elior 已提交
4257 4258

			if (val & DRV_STATUS_VF_DISABLED)
4259 4260
				bnx2x_schedule_iov_task(bp,
							BNX2X_IOV_HANDLE_FLR);
A
Ariel Elior 已提交
4261

4262
			if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
4263 4264
				bnx2x_pmf_update(bp);

V
Vladislav Zolotarov 已提交
4265
			if (bp->port.pmf &&
S
Shmulik Ravid 已提交
4266 4267
			    (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
				bp->dcbx_enabled > 0)
V
Vladislav Zolotarov 已提交
4268 4269 4270
				/* start dcbx state machine */
				bnx2x_dcbx_set_params(bp,
					BNX2X_DCBX_STATE_NEG_RECEIVED);
B
Barak Witkowski 已提交
4271 4272 4273
			if (val & DRV_STATUS_AFEX_EVENT_MASK)
				bnx2x_handle_afex_cmd(bp,
					val & DRV_STATUS_AFEX_EVENT_MASK);
Y
Yuval Mintz 已提交
4274 4275
			if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
				bnx2x_handle_eee_event(bp);
4276 4277 4278 4279

			if (val & DRV_STATUS_OEM_UPDATE_SVID)
				bnx2x_handle_update_svid_cmd(bp);

4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294
			if (bp->link_vars.periodic_flags &
			    PERIODIC_FLAGS_LINK_EVENT) {
				/*  sync with link */
				bnx2x_acquire_phy_lock(bp);
				bp->link_vars.periodic_flags &=
					~PERIODIC_FLAGS_LINK_EVENT;
				bnx2x_release_phy_lock(bp);
				if (IS_MF(bp))
					bnx2x_link_sync_notify(bp);
				bnx2x_link_report(bp);
			}
			/* Always call it here: bnx2x_link_report() will
			 * prevent the link indication duplication.
			 */
			bnx2x__link_status_update(bp);
4295
		} else if (attn & BNX2X_MC_ASSERT_BITS) {
4296 4297

			BNX2X_ERR("MC assert!\n");
4298
			bnx2x_mc_assert(bp);
4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
			REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
			REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
			REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
			REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
			bnx2x_panic();

		} else if (attn & BNX2X_MCP_ASSERT) {

			BNX2X_ERR("MCP assert!\n");
			REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
4309
			bnx2x_fw_dump(bp);
4310 4311 4312 4313 4314 4315

		} else
			BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
	}

	if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
4316 4317
		BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
		if (attn & BNX2X_GRC_TIMEOUT) {
D
Dmitry Kravkov 已提交
4318 4319
			val = CHIP_IS_E1(bp) ? 0 :
					REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
4320 4321 4322
			BNX2X_ERR("GRC time-out 0x%08x\n", val);
		}
		if (attn & BNX2X_GRC_RSV) {
D
Dmitry Kravkov 已提交
4323 4324
			val = CHIP_IS_E1(bp) ? 0 :
					REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
4325 4326
			BNX2X_ERR("GRC reserved 0x%08x\n", val);
		}
4327 4328 4329 4330
		REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
	}
}

4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
/*
 * Bits map:
 * 0-7   - Engine0 load counter.
 * 8-15  - Engine1 load counter.
 * 16    - Engine0 RESET_IN_PROGRESS bit.
 * 17    - Engine1 RESET_IN_PROGRESS bit.
 * 18    - Engine0 ONE_IS_LOADED. Set when there is at least one active function
 *         on the engine
 * 19    - Engine1 ONE_IS_LOADED.
 * 20    - Chip reset flow bit. When set none-leader must wait for both engines
 *         leader to complete (check for both RESET_IN_PROGRESS bits and not for
 *         just the one belonging to its engine).
 *
 */
#define BNX2X_RECOVERY_GLOB_REG		MISC_REG_GENERIC_POR_1

#define BNX2X_PATH0_LOAD_CNT_MASK	0x000000ff
#define BNX2X_PATH0_LOAD_CNT_SHIFT	0
#define BNX2X_PATH1_LOAD_CNT_MASK	0x0000ff00
#define BNX2X_PATH1_LOAD_CNT_SHIFT	8
#define BNX2X_PATH0_RST_IN_PROG_BIT	0x00010000
#define BNX2X_PATH1_RST_IN_PROG_BIT	0x00020000
#define BNX2X_GLOBAL_RESET_BIT		0x00040000

/*
 * Set the GLOBAL_RESET bit.
 *
 * Should be run under rtnl lock
 */
void bnx2x_set_reset_global(struct bnx2x *bp)
{
A
Ariel Elior 已提交
4362 4363 4364
	u32 val;
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
	val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4365
	REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
A
Ariel Elior 已提交
4366
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4367 4368 4369 4370 4371 4372 4373
}

/*
 * Clear the GLOBAL_RESET bit.
 *
 * Should be run under rtnl lock
 */
E
Eric Dumazet 已提交
4374
static void bnx2x_clear_reset_global(struct bnx2x *bp)
4375
{
A
Ariel Elior 已提交
4376 4377 4378
	u32 val;
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
	val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4379
	REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
A
Ariel Elior 已提交
4380
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4381
}
D
Dmitry Kravkov 已提交
4382

4383
/*
4384 4385
 * Checks the GLOBAL_RESET bit.
 *
4386 4387
 * should be run under rtnl lock
 */
E
Eric Dumazet 已提交
4388
static bool bnx2x_reset_is_global(struct bnx2x *bp)
4389
{
4390
	u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4391 4392 4393 4394 4395 4396 4397 4398 4399 4400

	DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
	return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
}

/*
 * Clear RESET_IN_PROGRESS bit for the current engine.
 *
 * Should be run under rtnl lock
 */
E
Eric Dumazet 已提交
4401
static void bnx2x_set_reset_done(struct bnx2x *bp)
4402
{
A
Ariel Elior 已提交
4403
	u32 val;
4404 4405
	u32 bit = BP_PATH(bp) ?
		BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
A
Ariel Elior 已提交
4406 4407
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
	val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4408 4409 4410 4411

	/* Clear the bit */
	val &= ~bit;
	REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
A
Ariel Elior 已提交
4412 4413

	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4414 4415 4416
}

/*
4417 4418
 * Set RESET_IN_PROGRESS for the current engine.
 *
4419 4420
 * should be run under rtnl lock
 */
4421
void bnx2x_set_reset_in_progress(struct bnx2x *bp)
4422
{
A
Ariel Elior 已提交
4423
	u32 val;
4424 4425
	u32 bit = BP_PATH(bp) ?
		BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
A
Ariel Elior 已提交
4426 4427
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
	val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4428 4429 4430 4431

	/* Set the bit */
	val |= bit;
	REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
A
Ariel Elior 已提交
4432
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4433 4434 4435
}

/*
4436
 * Checks the RESET_IN_PROGRESS bit for the given engine.
4437 4438
 * should be run under rtnl lock
 */
4439
bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
4440
{
4441
	u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4442 4443 4444 4445 4446
	u32 bit = engine ?
		BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;

	/* return false if bit is set */
	return (val & bit) ? false : true;
4447 4448 4449
}

/*
4450
 * set pf load for the current pf.
4451
 *
4452 4453
 * should be run under rtnl lock
 */
4454
void bnx2x_set_pf_load(struct bnx2x *bp)
4455
{
A
Ariel Elior 已提交
4456
	u32 val1, val;
4457 4458 4459 4460
	u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
			     BNX2X_PATH0_LOAD_CNT_MASK;
	u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
			     BNX2X_PATH0_LOAD_CNT_SHIFT;
4461

A
Ariel Elior 已提交
4462 4463 4464
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
	val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);

M
Merav Sicron 已提交
4465
	DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
4466

4467 4468 4469
	/* get the current counter value */
	val1 = (val & mask) >> shift;

4470 4471
	/* set bit of that PF */
	val1 |= (1 << bp->pf_num);
4472 4473 4474 4475 4476 4477 4478 4479

	/* clear the old value */
	val &= ~mask;

	/* set the new one */
	val |= ((val1 << shift) & mask);

	REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
A
Ariel Elior 已提交
4480
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4481 4482
}

4483
/**
4484
 * bnx2x_clear_pf_load - clear pf load mark
4485 4486 4487 4488 4489
 *
 * @bp:		driver handle
 *
 * Should be run under rtnl lock.
 * Decrements the load counter for the current engine. Returns
4490
 * whether other functions are still loaded
4491
 */
4492
bool bnx2x_clear_pf_load(struct bnx2x *bp)
4493
{
A
Ariel Elior 已提交
4494
	u32 val1, val;
4495 4496 4497 4498
	u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
			     BNX2X_PATH0_LOAD_CNT_MASK;
	u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
			     BNX2X_PATH0_LOAD_CNT_SHIFT;
4499

A
Ariel Elior 已提交
4500 4501
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
	val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
M
Merav Sicron 已提交
4502
	DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
4503

4504 4505 4506
	/* get the current counter value */
	val1 = (val & mask) >> shift;

4507 4508
	/* clear bit of that PF */
	val1 &= ~(1 << bp->pf_num);
4509 4510 4511 4512 4513 4514 4515 4516

	/* clear the old value */
	val &= ~mask;

	/* set the new one */
	val |= ((val1 << shift) & mask);

	REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
A
Ariel Elior 已提交
4517 4518
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
	return val1 != 0;
4519 4520 4521
}

/*
4522
 * Read the load status for the current engine.
4523
 *
4524 4525
 * should be run under rtnl lock
 */
E
Eric Dumazet 已提交
4526
static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
4527
{
4528 4529 4530 4531 4532 4533
	u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
			     BNX2X_PATH0_LOAD_CNT_MASK);
	u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
			     BNX2X_PATH0_LOAD_CNT_SHIFT);
	u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);

M
Merav Sicron 已提交
4534
	DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
4535 4536 4537

	val = (val & mask) >> shift;

M
Merav Sicron 已提交
4538 4539
	DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
	   engine, val);
4540

4541
	return val != 0;
4542 4543
}

Y
Yuval Mintz 已提交
4544 4545 4546 4547 4548
static void _print_parity(struct bnx2x *bp, u32 reg)
{
	pr_cont(" [0x%08x] ", REG_RD(bp, reg));
}

E
Eric Dumazet 已提交
4549
static void _print_next_block(int idx, const char *blk)
4550
{
4551
	pr_cont("%s%s", idx ? ", " : "", blk);
4552 4553
}

4554 4555
static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
					    int *par_num, bool print)
4556
{
4557 4558 4559 4560 4561 4562
	u32 cur_bit;
	bool res;
	int i;

	res = false;

4563
	for (i = 0; sig; i++) {
4564
		cur_bit = (0x1UL << i);
4565
		if (sig & cur_bit) {
4566 4567 4568 4569 4570 4571
			res |= true; /* Each bit is real error! */

			if (print) {
				switch (cur_bit) {
				case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
					_print_next_block((*par_num)++, "BRB");
Y
Yuval Mintz 已提交
4572 4573
					_print_parity(bp,
						      BRB1_REG_BRB1_PRTY_STS);
4574 4575 4576 4577
					break;
				case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
					_print_next_block((*par_num)++,
							  "PARSER");
Y
Yuval Mintz 已提交
4578
					_print_parity(bp, PRS_REG_PRS_PRTY_STS);
4579 4580 4581
					break;
				case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
					_print_next_block((*par_num)++, "TSDM");
Y
Yuval Mintz 已提交
4582 4583
					_print_parity(bp,
						      TSDM_REG_TSDM_PRTY_STS);
4584 4585 4586
					break;
				case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
					_print_next_block((*par_num)++,
4587
							  "SEARCHER");
Y
Yuval Mintz 已提交
4588
					_print_parity(bp, SRC_REG_SRC_PRTY_STS);
4589 4590 4591 4592 4593 4594 4595 4596
					break;
				case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
					_print_next_block((*par_num)++, "TCM");
					_print_parity(bp, TCM_REG_TCM_PRTY_STS);
					break;
				case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
					_print_next_block((*par_num)++,
							  "TSEMI");
Y
Yuval Mintz 已提交
4597 4598 4599 4600
					_print_parity(bp,
						      TSEM_REG_TSEM_PRTY_STS_0);
					_print_parity(bp,
						      TSEM_REG_TSEM_PRTY_STS_1);
4601 4602 4603
					break;
				case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
					_print_next_block((*par_num)++, "XPB");
Y
Yuval Mintz 已提交
4604 4605
					_print_parity(bp, GRCBASE_XPB +
							  PB_REG_PB_PRTY_STS);
4606
					break;
Y
Yuval Mintz 已提交
4607
				}
4608 4609 4610 4611 4612 4613 4614
			}

			/* Clear the bit */
			sig &= ~cur_bit;
		}
	}

4615
	return res;
4616 4617
}

4618 4619
static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
					    int *par_num, bool *global,
Y
Yuval Mintz 已提交
4620
					    bool print)
4621
{
4622 4623 4624 4625 4626 4627
	u32 cur_bit;
	bool res;
	int i;

	res = false;

4628
	for (i = 0; sig; i++) {
4629
		cur_bit = (0x1UL << i);
4630
		if (sig & cur_bit) {
4631
			res |= true; /* Each bit is real error! */
4632
			switch (cur_bit) {
4633
			case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Y
Yuval Mintz 已提交
4634
				if (print) {
4635
					_print_next_block((*par_num)++, "PBF");
Y
Yuval Mintz 已提交
4636 4637
					_print_parity(bp, PBF_REG_PBF_PRTY_STS);
				}
4638 4639
				break;
			case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Y
Yuval Mintz 已提交
4640
				if (print) {
4641
					_print_next_block((*par_num)++, "QM");
Y
Yuval Mintz 已提交
4642 4643
					_print_parity(bp, QM_REG_QM_PRTY_STS);
				}
4644 4645
				break;
			case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Y
Yuval Mintz 已提交
4646
				if (print) {
4647
					_print_next_block((*par_num)++, "TM");
Y
Yuval Mintz 已提交
4648 4649
					_print_parity(bp, TM_REG_TM_PRTY_STS);
				}
4650 4651
				break;
			case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Y
Yuval Mintz 已提交
4652
				if (print) {
4653
					_print_next_block((*par_num)++, "XSDM");
Y
Yuval Mintz 已提交
4654 4655 4656
					_print_parity(bp,
						      XSDM_REG_XSDM_PRTY_STS);
				}
4657 4658
				break;
			case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Y
Yuval Mintz 已提交
4659
				if (print) {
4660
					_print_next_block((*par_num)++, "XCM");
Y
Yuval Mintz 已提交
4661 4662
					_print_parity(bp, XCM_REG_XCM_PRTY_STS);
				}
4663 4664
				break;
			case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Y
Yuval Mintz 已提交
4665
				if (print) {
4666 4667
					_print_next_block((*par_num)++,
							  "XSEMI");
Y
Yuval Mintz 已提交
4668 4669 4670 4671 4672
					_print_parity(bp,
						      XSEM_REG_XSEM_PRTY_STS_0);
					_print_parity(bp,
						      XSEM_REG_XSEM_PRTY_STS_1);
				}
4673 4674
				break;
			case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Y
Yuval Mintz 已提交
4675
				if (print) {
4676
					_print_next_block((*par_num)++,
4677
							  "DOORBELLQ");
Y
Yuval Mintz 已提交
4678 4679 4680
					_print_parity(bp,
						      DORQ_REG_DORQ_PRTY_STS);
				}
4681 4682
				break;
			case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Y
Yuval Mintz 已提交
4683
				if (print) {
4684
					_print_next_block((*par_num)++, "NIG");
Y
Yuval Mintz 已提交
4685 4686 4687 4688 4689 4690 4691 4692 4693 4694
					if (CHIP_IS_E1x(bp)) {
						_print_parity(bp,
							NIG_REG_NIG_PRTY_STS);
					} else {
						_print_parity(bp,
							NIG_REG_NIG_PRTY_STS_0);
						_print_parity(bp,
							NIG_REG_NIG_PRTY_STS_1);
					}
				}
4695 4696
				break;
			case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
4697
				if (print)
4698
					_print_next_block((*par_num)++,
4699 4700
							  "VAUX PCI CORE");
				*global = true;
4701 4702
				break;
			case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Y
Yuval Mintz 已提交
4703
				if (print) {
4704 4705
					_print_next_block((*par_num)++,
							  "DEBUG");
Y
Yuval Mintz 已提交
4706 4707
					_print_parity(bp, DBG_REG_DBG_PRTY_STS);
				}
4708 4709
				break;
			case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Y
Yuval Mintz 已提交
4710
				if (print) {
4711
					_print_next_block((*par_num)++, "USDM");
Y
Yuval Mintz 已提交
4712 4713 4714
					_print_parity(bp,
						      USDM_REG_USDM_PRTY_STS);
				}
4715
				break;
4716
			case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Y
Yuval Mintz 已提交
4717
				if (print) {
4718
					_print_next_block((*par_num)++, "UCM");
Y
Yuval Mintz 已提交
4719 4720
					_print_parity(bp, UCM_REG_UCM_PRTY_STS);
				}
4721
				break;
4722
			case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Y
Yuval Mintz 已提交
4723
				if (print) {
4724 4725
					_print_next_block((*par_num)++,
							  "USEMI");
Y
Yuval Mintz 已提交
4726 4727 4728 4729 4730
					_print_parity(bp,
						      USEM_REG_USEM_PRTY_STS_0);
					_print_parity(bp,
						      USEM_REG_USEM_PRTY_STS_1);
				}
4731 4732
				break;
			case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Y
Yuval Mintz 已提交
4733
				if (print) {
4734
					_print_next_block((*par_num)++, "UPB");
Y
Yuval Mintz 已提交
4735 4736 4737
					_print_parity(bp, GRCBASE_UPB +
							  PB_REG_PB_PRTY_STS);
				}
4738 4739
				break;
			case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Y
Yuval Mintz 已提交
4740
				if (print) {
4741
					_print_next_block((*par_num)++, "CSDM");
Y
Yuval Mintz 已提交
4742 4743 4744
					_print_parity(bp,
						      CSDM_REG_CSDM_PRTY_STS);
				}
4745
				break;
4746
			case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Y
Yuval Mintz 已提交
4747
				if (print) {
4748
					_print_next_block((*par_num)++, "CCM");
Y
Yuval Mintz 已提交
4749 4750
					_print_parity(bp, CCM_REG_CCM_PRTY_STS);
				}
4751
				break;
4752 4753 4754 4755 4756 4757 4758
			}

			/* Clear the bit */
			sig &= ~cur_bit;
		}
	}

4759
	return res;
4760 4761
}

4762 4763
static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
					    int *par_num, bool print)
4764
{
4765 4766 4767 4768 4769 4770
	u32 cur_bit;
	bool res;
	int i;

	res = false;

4771
	for (i = 0; sig; i++) {
4772
		cur_bit = (0x1UL << i);
4773
		if (sig & cur_bit) {
Y
Yuval Mintz 已提交
4774
			res = true; /* Each bit is real error! */
4775 4776 4777 4778 4779
			if (print) {
				switch (cur_bit) {
				case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
					_print_next_block((*par_num)++,
							  "CSEMI");
Y
Yuval Mintz 已提交
4780 4781 4782 4783
					_print_parity(bp,
						      CSEM_REG_CSEM_PRTY_STS_0);
					_print_parity(bp,
						      CSEM_REG_CSEM_PRTY_STS_1);
4784 4785 4786
					break;
				case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
					_print_next_block((*par_num)++, "PXP");
Y
Yuval Mintz 已提交
4787 4788 4789 4790 4791
					_print_parity(bp, PXP_REG_PXP_PRTY_STS);
					_print_parity(bp,
						      PXP2_REG_PXP2_PRTY_STS_0);
					_print_parity(bp,
						      PXP2_REG_PXP2_PRTY_STS_1);
4792 4793 4794 4795 4796 4797 4798
					break;
				case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
					_print_next_block((*par_num)++,
							  "PXPPCICLOCKCLIENT");
					break;
				case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
					_print_next_block((*par_num)++, "CFC");
Y
Yuval Mintz 已提交
4799 4800
					_print_parity(bp,
						      CFC_REG_CFC_PRTY_STS);
4801 4802 4803
					break;
				case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
					_print_next_block((*par_num)++, "CDU");
Y
Yuval Mintz 已提交
4804
					_print_parity(bp, CDU_REG_CDU_PRTY_STS);
4805 4806 4807
					break;
				case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
					_print_next_block((*par_num)++, "DMAE");
Y
Yuval Mintz 已提交
4808 4809
					_print_parity(bp,
						      DMAE_REG_DMAE_PRTY_STS);
4810 4811 4812
					break;
				case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
					_print_next_block((*par_num)++, "IGU");
Y
Yuval Mintz 已提交
4813 4814 4815 4816 4817 4818
					if (CHIP_IS_E1x(bp))
						_print_parity(bp,
							HC_REG_HC_PRTY_STS);
					else
						_print_parity(bp,
							IGU_REG_IGU_PRTY_STS);
4819 4820 4821
					break;
				case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
					_print_next_block((*par_num)++, "MISC");
Y
Yuval Mintz 已提交
4822 4823
					_print_parity(bp,
						      MISC_REG_MISC_PRTY_STS);
4824
					break;
Y
Yuval Mintz 已提交
4825
				}
4826 4827 4828 4829 4830 4831 4832
			}

			/* Clear the bit */
			sig &= ~cur_bit;
		}
	}

4833
	return res;
4834 4835
}

4836 4837 4838
static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
					    int *par_num, bool *global,
					    bool print)
4839
{
4840 4841 4842 4843
	bool res = false;
	u32 cur_bit;
	int i;

4844
	for (i = 0; sig; i++) {
4845
		cur_bit = (0x1UL << i);
4846 4847 4848
		if (sig & cur_bit) {
			switch (cur_bit) {
			case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
4849
				if (print)
4850 4851
					_print_next_block((*par_num)++,
							  "MCP ROM");
4852
				*global = true;
Y
Yuval Mintz 已提交
4853
				res = true;
4854 4855
				break;
			case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
4856
				if (print)
4857
					_print_next_block((*par_num)++,
4858 4859
							  "MCP UMP RX");
				*global = true;
Y
Yuval Mintz 已提交
4860
				res = true;
4861 4862
				break;
			case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
4863
				if (print)
4864
					_print_next_block((*par_num)++,
4865 4866
							  "MCP UMP TX");
				*global = true;
Y
Yuval Mintz 已提交
4867
				res = true;
4868 4869
				break;
			case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
4870
				if (print)
4871
					_print_next_block((*par_num)++,
4872
							  "MCP SCPAD");
4873 4874 4875
				/* clear latched SCPAD PATIRY from MCP */
				REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
				       1UL << 10);
4876 4877 4878 4879 4880 4881 4882 4883
				break;
			}

			/* Clear the bit */
			sig &= ~cur_bit;
		}
	}

4884
	return res;
4885 4886
}

4887 4888
static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
					    int *par_num, bool print)
4889
{
4890 4891 4892 4893 4894 4895
	u32 cur_bit;
	bool res;
	int i;

	res = false;

4896
	for (i = 0; sig; i++) {
4897
		cur_bit = (0x1UL << i);
4898
		if (sig & cur_bit) {
Y
Yuval Mintz 已提交
4899
			res = true; /* Each bit is real error! */
4900 4901 4902 4903 4904
			if (print) {
				switch (cur_bit) {
				case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
					_print_next_block((*par_num)++,
							  "PGLUE_B");
Y
Yuval Mintz 已提交
4905
					_print_parity(bp,
4906 4907 4908 4909
						      PGLUE_B_REG_PGLUE_B_PRTY_STS);
					break;
				case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
					_print_next_block((*par_num)++, "ATC");
Y
Yuval Mintz 已提交
4910 4911
					_print_parity(bp,
						      ATC_REG_ATC_PRTY_STS);
4912
					break;
Y
Yuval Mintz 已提交
4913
				}
4914 4915 4916 4917 4918 4919
			}
			/* Clear the bit */
			sig &= ~cur_bit;
		}
	}

4920
	return res;
4921 4922
}

E
Eric Dumazet 已提交
4923 4924
static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
			      u32 *sig)
4925
{
4926 4927
	bool res = false;

4928 4929 4930 4931 4932
	if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
	    (sig[1] & HW_PRTY_ASSERT_SET_1) ||
	    (sig[2] & HW_PRTY_ASSERT_SET_2) ||
	    (sig[3] & HW_PRTY_ASSERT_SET_3) ||
	    (sig[4] & HW_PRTY_ASSERT_SET_4)) {
4933
		int par_num = 0;
M
Merav Sicron 已提交
4934 4935
		DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
				 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
4936 4937 4938 4939 4940
			  sig[0] & HW_PRTY_ASSERT_SET_0,
			  sig[1] & HW_PRTY_ASSERT_SET_1,
			  sig[2] & HW_PRTY_ASSERT_SET_2,
			  sig[3] & HW_PRTY_ASSERT_SET_3,
			  sig[4] & HW_PRTY_ASSERT_SET_4);
4941 4942 4943
		if (print)
			netdev_err(bp->dev,
				   "Parity errors detected in blocks: ");
4944 4945 4946 4947 4948 4949 4950 4951 4952 4953
		res |= bnx2x_check_blocks_with_parity0(bp,
			sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
		res |= bnx2x_check_blocks_with_parity1(bp,
			sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
		res |= bnx2x_check_blocks_with_parity2(bp,
			sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
		res |= bnx2x_check_blocks_with_parity3(bp,
			sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
		res |= bnx2x_check_blocks_with_parity4(bp,
			sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
4954

4955 4956
		if (print)
			pr_cont("\n");
4957
	}
4958

4959
	return res;
4960 4961
}

4962 4963 4964 4965 4966 4967 4968 4969
/**
 * bnx2x_chk_parity_attn - checks for parity attentions.
 *
 * @bp:		driver handle
 * @global:	true if there was a global attention
 * @print:	show parity attention in syslog
 */
bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
4970
{
4971
	struct attn_route attn = { {0} };
4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985
	int port = BP_PORT(bp);

	attn.sig[0] = REG_RD(bp,
		MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
			     port*4);
	attn.sig[1] = REG_RD(bp,
		MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
			     port*4);
	attn.sig[2] = REG_RD(bp,
		MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
			     port*4);
	attn.sig[3] = REG_RD(bp,
		MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
			     port*4);
4986 4987 4988 4989 4990 4991 4992 4993
	/* Since MCP attentions can't be disabled inside the block, we need to
	 * read AEU registers to see whether they're currently disabled
	 */
	attn.sig[3] &= ((REG_RD(bp,
				!port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
				      : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
			 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
			~MISC_AEU_ENABLE_MCP_PRTY_BITS);
4994

4995 4996 4997 4998 4999 5000
	if (!CHIP_IS_E1x(bp))
		attn.sig[4] = REG_RD(bp,
			MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
				     port*4);

	return bnx2x_parity_attn(bp, global, print, attn.sig);
5001 5002
}

E
Eric Dumazet 已提交
5003
static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
D
Dmitry Kravkov 已提交
5004 5005 5006 5007 5008 5009 5010
{
	u32 val;
	if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {

		val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
		BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
		if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
M
Merav Sicron 已提交
5011
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
D
Dmitry Kravkov 已提交
5012
		if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
M
Merav Sicron 已提交
5013
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
D
Dmitry Kravkov 已提交
5014
		if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
M
Merav Sicron 已提交
5015
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
D
Dmitry Kravkov 已提交
5016
		if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
M
Merav Sicron 已提交
5017
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
D
Dmitry Kravkov 已提交
5018 5019
		if (val &
		    PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
M
Merav Sicron 已提交
5020
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
D
Dmitry Kravkov 已提交
5021 5022
		if (val &
		    PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
M
Merav Sicron 已提交
5023
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
D
Dmitry Kravkov 已提交
5024
		if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
M
Merav Sicron 已提交
5025
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
D
Dmitry Kravkov 已提交
5026
		if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
M
Merav Sicron 已提交
5027
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
D
Dmitry Kravkov 已提交
5028
		if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
M
Merav Sicron 已提交
5029
			BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
D
Dmitry Kravkov 已提交
5030 5031 5032 5033 5034 5035 5036
	}
	if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
		val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
		BNX2X_ERR("ATC hw attention 0x%x\n", val);
		if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
			BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
		if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
M
Merav Sicron 已提交
5037
			BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
D
Dmitry Kravkov 已提交
5038
		if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
M
Merav Sicron 已提交
5039
			BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
D
Dmitry Kravkov 已提交
5040
		if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
M
Merav Sicron 已提交
5041
			BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
D
Dmitry Kravkov 已提交
5042 5043 5044
		if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
			BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
		if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
M
Merav Sicron 已提交
5045
			BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
D
Dmitry Kravkov 已提交
5046 5047 5048 5049 5050 5051 5052 5053 5054 5055
	}

	if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
		    AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
		BNX2X_ERR("FATAL parity attention set4 0x%x\n",
		(u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
		    AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
	}
}

5056 5057 5058
static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
{
	struct attn_route attn, *group_mask;
5059
	int port = BP_PORT(bp);
5060
	int index;
E
Eliezer Tamir 已提交
5061 5062
	u32 reg_addr;
	u32 val;
E
Eilon Greenstein 已提交
5063
	u32 aeu_mask;
5064
	bool global = false;
E
Eliezer Tamir 已提交
5065 5066 5067

	/* need to take HW lock because MCP or other port might also
	   try to handle this event */
Y
Yitchak Gertner 已提交
5068
	bnx2x_acquire_alr(bp);
E
Eliezer Tamir 已提交
5069

5070 5071
	if (bnx2x_chk_parity_attn(bp, &global, true)) {
#ifndef BNX2X_STOP_ON_ERROR
5072
		bp->recovery_state = BNX2X_RECOVERY_INIT;
5073
		schedule_delayed_work(&bp->sp_rtnl_task, 0);
5074 5075 5076 5077 5078
		/* Disable HW interrupts */
		bnx2x_int_disable(bp);
		/* In case of parity errors don't handle attentions so that
		 * other function would "see" parity errors.
		 */
5079 5080 5081 5082
#else
		bnx2x_panic();
#endif
		bnx2x_release_alr(bp);
5083 5084 5085
		return;
	}

E
Eliezer Tamir 已提交
5086 5087 5088 5089
	attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
	attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
	attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
	attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
5090
	if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
5091 5092 5093 5094 5095 5096 5097
		attn.sig[4] =
		      REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
	else
		attn.sig[4] = 0;

	DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
	   attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
E
Eliezer Tamir 已提交
5098 5099 5100

	for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
		if (deasserted & (1 << index)) {
5101
			group_mask = &bp->attn_group[index];
E
Eliezer Tamir 已提交
5102

M
Merav Sicron 已提交
5103
			DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
D
Dmitry Kravkov 已提交
5104 5105 5106 5107
			   index,
			   group_mask->sig[0], group_mask->sig[1],
			   group_mask->sig[2], group_mask->sig[3],
			   group_mask->sig[4]);
E
Eliezer Tamir 已提交
5108

D
Dmitry Kravkov 已提交
5109 5110
			bnx2x_attn_int_deasserted4(bp,
					attn.sig[4] & group_mask->sig[4]);
5111
			bnx2x_attn_int_deasserted3(bp,
5112
					attn.sig[3] & group_mask->sig[3]);
5113
			bnx2x_attn_int_deasserted1(bp,
5114
					attn.sig[1] & group_mask->sig[1]);
5115
			bnx2x_attn_int_deasserted2(bp,
5116
					attn.sig[2] & group_mask->sig[2]);
5117
			bnx2x_attn_int_deasserted0(bp,
5118
					attn.sig[0] & group_mask->sig[0]);
E
Eliezer Tamir 已提交
5119 5120 5121
		}
	}

Y
Yitchak Gertner 已提交
5122
	bnx2x_release_alr(bp);
E
Eliezer Tamir 已提交
5123

D
Dmitry Kravkov 已提交
5124 5125 5126 5127 5128
	if (bp->common.int_block == INT_BLOCK_HC)
		reg_addr = (HC_REG_COMMAND_REG + port*32 +
			    COMMAND_REG_ATTN_BITS_CLR);
	else
		reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
E
Eliezer Tamir 已提交
5129 5130

	val = ~deasserted;
D
Dmitry Kravkov 已提交
5131 5132
	DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
	   (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
5133
	REG_WR(bp, reg_addr, val);
E
Eliezer Tamir 已提交
5134 5135

	if (~bp->attn_state & deasserted)
E
Eilon Greenstein 已提交
5136
		BNX2X_ERR("IGU ERROR\n");
E
Eliezer Tamir 已提交
5137 5138 5139 5140

	reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
			  MISC_REG_AEU_MASK_ATTN_FUNC_0;

E
Eilon Greenstein 已提交
5141 5142 5143 5144 5145
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
	aeu_mask = REG_RD(bp, reg_addr);

	DP(NETIF_MSG_HW, "aeu_mask %x  newly deasserted %x\n",
	   aeu_mask, deasserted);
5146
	aeu_mask |= (deasserted & 0x3ff);
E
Eilon Greenstein 已提交
5147
	DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
E
Eliezer Tamir 已提交
5148

E
Eilon Greenstein 已提交
5149 5150
	REG_WR(bp, reg_addr, aeu_mask);
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
E
Eliezer Tamir 已提交
5151 5152 5153 5154 5155 5156 5157 5158 5159

	DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
	bp->attn_state &= ~deasserted;
	DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
}

static void bnx2x_attn_int(struct bnx2x *bp)
{
	/* read local copy of bits */
E
Eilon Greenstein 已提交
5160 5161 5162 5163
	u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
								attn_bits);
	u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
								attn_bits_ack);
E
Eliezer Tamir 已提交
5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174
	u32 attn_state = bp->attn_state;

	/* look for changed bits */
	u32 asserted   =  attn_bits & ~attn_ack & ~attn_state;
	u32 deasserted = ~attn_bits &  attn_ack &  attn_state;

	DP(NETIF_MSG_HW,
	   "attn_bits %x  attn_ack %x  asserted %x  deasserted %x\n",
	   attn_bits, attn_ack, asserted, deasserted);

	if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
5175
		BNX2X_ERR("BAD attention state\n");
E
Eliezer Tamir 已提交
5176 5177 5178 5179 5180 5181 5182 5183 5184

	/* handle bits that were raised */
	if (asserted)
		bnx2x_attn_int_asserted(bp, asserted);

	if (deasserted)
		bnx2x_attn_int_deasserted(bp, deasserted);
}

5185 5186 5187
void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
		      u16 index, u8 op, u8 update)
{
A
Ariel Elior 已提交
5188 5189
	u32 igu_addr = bp->igu_base_addr;
	igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
5190 5191 5192 5193
	bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
			     igu_addr);
}

E
Eric Dumazet 已提交
5194
static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
5195 5196 5197 5198 5199 5200 5201 5202 5203
{
	/* No memory barriers */
	storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
	mmiowb(); /* keep prod updates ordered */
}

static int  bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
				      union event_ring_elem *elem)
{
5204 5205
	u8 err = elem->message.error;

5206
	if (!bp->cnic_eth_dev.starting_cid  ||
5207 5208
	    (cid < bp->cnic_eth_dev.starting_cid &&
	    cid != bp->cnic_eth_dev.iscsi_l2_cid))
5209 5210 5211 5212
		return 1;

	DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);

5213 5214
	if (unlikely(err)) {

5215 5216
		BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
			  cid);
Y
Yuval Mintz 已提交
5217
		bnx2x_panic_dump(bp, false);
5218
	}
5219
	bnx2x_cnic_cfc_comp(bp, cid, err);
5220 5221 5222
	return 0;
}

E
Eric Dumazet 已提交
5223
static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247
{
	struct bnx2x_mcast_ramrod_params rparam;
	int rc;

	memset(&rparam, 0, sizeof(rparam));

	rparam.mcast_obj = &bp->mcast_obj;

	netif_addr_lock_bh(bp->dev);

	/* Clear pending state for the last command */
	bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);

	/* If there are pending mcast commands - send them */
	if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
		rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
		if (rc < 0)
			BNX2X_ERR("Failed to send pending mcast commands: %d\n",
				  rc);
	}

	netif_addr_unlock_bh(bp->dev);
}

E
Eric Dumazet 已提交
5248 5249
static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
					    union event_ring_elem *elem)
5250 5251 5252 5253 5254 5255 5256 5257 5258
{
	unsigned long ramrod_flags = 0;
	int rc = 0;
	u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
	struct bnx2x_vlan_mac_obj *vlan_mac_obj;

	/* Always push next commands out, don't wait here */
	__set_bit(RAMROD_CONT, &ramrod_flags);

Y
Yuval Mintz 已提交
5259 5260
	switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
			    >> BNX2X_SWCID_SHIFT) {
5261
	case BNX2X_FILTER_MAC_PENDING:
M
Merav Sicron 已提交
5262
		DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
5263
		if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
5264 5265
			vlan_mac_obj = &bp->iscsi_l2_mac_obj;
		else
B
Barak Witkowski 已提交
5266
			vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
5267 5268 5269

		break;
	case BNX2X_FILTER_MCAST_PENDING:
M
Merav Sicron 已提交
5270
		DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291
		/* This is only relevant for 57710 where multicast MACs are
		 * configured as unicast MACs using the same ramrod.
		 */
		bnx2x_handle_mcast_eqe(bp);
		return;
	default:
		BNX2X_ERR("Unsupported classification command: %d\n",
			  elem->message.data.eth_event.echo);
		return;
	}

	rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);

	if (rc < 0)
		BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
	else if (rc > 0)
		DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
}

static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);

E
Eric Dumazet 已提交
5292
static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310
{
	netif_addr_lock_bh(bp->dev);

	clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);

	/* Send rx_mode command again if was requested */
	if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
		bnx2x_set_storm_rx_mode(bp);
	else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
				    &bp->sp_state))
		bnx2x_set_iscsi_eth_rx_mode(bp, true);
	else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
				    &bp->sp_state))
		bnx2x_set_iscsi_eth_rx_mode(bp, false);

	netif_addr_unlock_bh(bp->dev);
}

E
Eric Dumazet 已提交
5311
static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
B
Barak Witkowski 已提交
5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327
					      union event_ring_elem *elem)
{
	if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
		DP(BNX2X_MSG_SP,
		   "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
		   elem->message.data.vif_list_event.func_bit_map);
		bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
			elem->message.data.vif_list_event.func_bit_map);
	} else if (elem->message.data.vif_list_event.echo ==
		   VIF_LIST_RULE_SET) {
		DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
		bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
	}
}

/* called with rtnl_lock */
E
Eric Dumazet 已提交
5328
static void bnx2x_after_function_update(struct bnx2x *bp)
B
Barak Witkowski 已提交
5329 5330 5331 5332 5333 5334 5335
{
	int q, rc;
	struct bnx2x_fastpath *fp;
	struct bnx2x_queue_state_params queue_params = {NULL};
	struct bnx2x_queue_update_params *q_update_params =
		&queue_params.params.update;

Y
Yuval Mintz 已提交
5336
	/* Send Q update command with afex vlan removal values for all Qs */
B
Barak Witkowski 已提交
5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358
	queue_params.cmd = BNX2X_Q_CMD_UPDATE;

	/* set silent vlan removal values according to vlan mode */
	__set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
		  &q_update_params->update_flags);
	__set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
		  &q_update_params->update_flags);
	__set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);

	/* in access mode mark mask and value are 0 to strip all vlans */
	if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
		q_update_params->silent_removal_value = 0;
		q_update_params->silent_removal_mask = 0;
	} else {
		q_update_params->silent_removal_value =
			(bp->afex_def_vlan_tag & VLAN_VID_MASK);
		q_update_params->silent_removal_mask = VLAN_VID_MASK;
	}

	for_each_eth_queue(bp, q) {
		/* Set the appropriate Queue object */
		fp = &bp->fp[q];
B
Barak Witkowski 已提交
5359
		queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
B
Barak Witkowski 已提交
5360 5361 5362 5363 5364 5365 5366 5367

		/* send the ramrod */
		rc = bnx2x_queue_state_change(bp, &queue_params);
		if (rc < 0)
			BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
				  q);
	}

5368
	if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
5369
		fp = &bp->fp[FCOE_IDX(bp)];
B
Barak Witkowski 已提交
5370
		queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
B
Barak Witkowski 已提交
5371 5372 5373 5374 5375

		/* clear pending completion bit */
		__clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);

		/* mark latest Q bit */
5376
		smp_mb__before_atomic();
B
Barak Witkowski 已提交
5377
		set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
5378
		smp_mb__after_atomic();
B
Barak Witkowski 已提交
5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391

		/* send Q update ramrod for FCoE Q */
		rc = bnx2x_queue_state_change(bp, &queue_params);
		if (rc < 0)
			BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
				  q);
	} else {
		/* If no FCoE ring - ACK MCP now */
		bnx2x_link_report(bp);
		bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
	}
}

E
Eric Dumazet 已提交
5392
static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
5393 5394
	struct bnx2x *bp, u32 cid)
{
5395
	DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
5396 5397

	if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
B
Barak Witkowski 已提交
5398
		return &bnx2x_fcoe_sp_obj(bp, q_obj);
5399
	else
B
Barak Witkowski 已提交
5400
		return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
5401 5402
}

5403 5404 5405 5406
static void bnx2x_eq_int(struct bnx2x *bp)
{
	u16 hw_cons, sw_cons, sw_prod;
	union event_ring_elem *elem;
5407
	u8 echo;
5408 5409
	u32 cid;
	u8 opcode;
5410
	int rc, spqe_cnt = 0;
5411 5412 5413
	struct bnx2x_queue_sp_obj *q_obj;
	struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
	struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
5414 5415 5416 5417

	hw_cons = le16_to_cpu(*bp->eq_cons_sb);

	/* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
5418
	 * when we get the next-page we need to adjust so the loop
5419 5420 5421 5422 5423 5424
	 * condition below will be met. The next element is the size of a
	 * regular element and hence incrementing by 1
	 */
	if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
		hw_cons++;

L
Lucas De Marchi 已提交
5425
	/* This function may never run in parallel with itself for a
5426 5427 5428 5429 5430 5431
	 * specific bp, thus there is no need in "paired" read memory
	 * barrier here.
	 */
	sw_cons = bp->eq_cons;
	sw_prod = bp->eq_prod;

5432
	DP(BNX2X_MSG_SP, "EQ:  hw_cons %u  sw_cons %u bp->eq_spq_left %x\n",
5433
			hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
5434 5435 5436 5437 5438 5439

	for (; sw_cons != hw_cons;
	      sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {

		elem = &bp->eq_ring[EQ_DESC(sw_cons)];

5440 5441 5442 5443 5444 5445
		rc = bnx2x_iov_eq_sp_event(bp, elem);
		if (!rc) {
			DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
			   rc);
			goto next_spqe;
		}
5446

Y
Yuval Mintz 已提交
5447 5448 5449 5450
		/* elem CID originates from FW; actually LE */
		cid = SW_CID((__force __le32)
			     elem->message.data.cfc_del_event.cid);
		opcode = elem->message.opcode;
5451 5452 5453

		/* handle eq element */
		switch (opcode) {
5454
		case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5455 5456
			bnx2x_vf_mbx_schedule(bp,
					      &elem->message.data.vf_pf_event);
5457 5458
			continue;

5459
		case EVENT_RING_OPCODE_STAT_QUERY:
5460 5461 5462
			DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
			       "got statistics comp event %d\n",
			       bp->stats_comp++);
5463
			/* nothing to do with stats comp */
5464
			goto next_spqe;
5465 5466 5467 5468 5469 5470 5471

		case EVENT_RING_OPCODE_CFC_DEL:
			/* handle according to cid range */
			/*
			 * we may want to verify here that the bp state is
			 * HALTING
			 */
5472
			DP(BNX2X_MSG_SP,
5473
			   "got delete ramrod for MULTI[%d]\n", cid);
5474 5475 5476

			if (CNIC_LOADED(bp) &&
			    !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
5477
				goto next_spqe;
5478

5479 5480 5481 5482 5483
			q_obj = bnx2x_cid_to_q_obj(bp, cid);

			if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
				break;

5484
			goto next_spqe;
V
Vladislav Zolotarov 已提交
5485 5486

		case EVENT_RING_OPCODE_STOP_TRAFFIC:
M
Merav Sicron 已提交
5487
			DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
5488
			bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
D
Dmitry Kravkov 已提交
5489 5490 5491
			if (f_obj->complete_cmd(bp, f_obj,
						BNX2X_F_CMD_TX_STOP))
				break;
V
Vladislav Zolotarov 已提交
5492
			goto next_spqe;
5493

V
Vladislav Zolotarov 已提交
5494
		case EVENT_RING_OPCODE_START_TRAFFIC:
M
Merav Sicron 已提交
5495
			DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
5496
			bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
D
Dmitry Kravkov 已提交
5497 5498 5499
			if (f_obj->complete_cmd(bp, f_obj,
						BNX2X_F_CMD_TX_START))
				break;
V
Vladislav Zolotarov 已提交
5500
			goto next_spqe;
5501

B
Barak Witkowski 已提交
5502
		case EVENT_RING_OPCODE_FUNCTION_UPDATE:
5503 5504 5505 5506 5507 5508 5509
			echo = elem->message.data.function_update_event.echo;
			if (echo == SWITCH_UPDATE) {
				DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
				   "got FUNC_SWITCH_UPDATE ramrod\n");
				if (f_obj->complete_cmd(
					bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
					break;
B
Barak Witkowski 已提交
5510

5511
			} else {
5512 5513
				int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;

5514 5515 5516 5517 5518 5519 5520 5521 5522
				DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
				   "AFEX: ramrod completed FUNCTION_UPDATE\n");
				f_obj->complete_cmd(bp, f_obj,
						    BNX2X_F_CMD_AFEX_UPDATE);

				/* We will perform the Queues update from
				 * sp_rtnl task as all Queue SP operations
				 * should run under rtnl_lock.
				 */
5523
				bnx2x_schedule_sp_rtnl(bp, cmd, 0);
5524
			}
B
Barak Witkowski 已提交
5525 5526 5527 5528 5529 5530 5531 5532

			goto next_spqe;

		case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
			f_obj->complete_cmd(bp, f_obj,
					    BNX2X_F_CMD_AFEX_VIFLISTS);
			bnx2x_after_afex_vif_lists(bp, elem);
			goto next_spqe;
5533
		case EVENT_RING_OPCODE_FUNCTION_START:
M
Merav Sicron 已提交
5534 5535
			DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
			   "got FUNC_START ramrod\n");
5536 5537 5538 5539 5540 5541
			if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
				break;

			goto next_spqe;

		case EVENT_RING_OPCODE_FUNCTION_STOP:
M
Merav Sicron 已提交
5542 5543
			DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
			   "got FUNC_STOP ramrod\n");
5544 5545 5546 5547
			if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
				break;

			goto next_spqe;
5548 5549 5550 5551 5552 5553 5554 5555

		case EVENT_RING_OPCODE_SET_TIMESYNC:
			DP(BNX2X_MSG_SP | BNX2X_MSG_PTP,
			   "got set_timesync ramrod completion\n");
			if (f_obj->complete_cmd(bp, f_obj,
						BNX2X_F_CMD_SET_TIMESYNC))
				break;
			goto next_spqe;
5556 5557 5558
		}

		switch (opcode | bp->state) {
5559 5560 5561
		case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
		      BNX2X_STATE_OPEN):
		case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5562
		      BNX2X_STATE_OPENING_WAIT4_PORT):
5563 5564
			cid = elem->message.data.eth_event.echo &
				BNX2X_SWCID_MASK;
5565
			DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
5566 5567
			   cid);
			rss_raw->clear_pending(rss_raw);
5568 5569
			break;

5570 5571 5572
		case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
		case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
		case (EVENT_RING_OPCODE_SET_MAC |
5573
		      BNX2X_STATE_CLOSING_WAIT4_HALT):
5574 5575 5576 5577 5578 5579
		case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
		      BNX2X_STATE_OPEN):
		case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
		      BNX2X_STATE_DIAG):
		case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
		      BNX2X_STATE_CLOSING_WAIT4_HALT):
5580
			DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
5581
			bnx2x_handle_classification_eqe(bp, elem);
5582 5583
			break;

5584 5585 5586 5587 5588 5589
		case (EVENT_RING_OPCODE_MULTICAST_RULES |
		      BNX2X_STATE_OPEN):
		case (EVENT_RING_OPCODE_MULTICAST_RULES |
		      BNX2X_STATE_DIAG):
		case (EVENT_RING_OPCODE_MULTICAST_RULES |
		      BNX2X_STATE_CLOSING_WAIT4_HALT):
5590
			DP(BNX2X_MSG_SP, "got mcast ramrod\n");
5591
			bnx2x_handle_mcast_eqe(bp);
5592 5593
			break;

5594 5595 5596 5597 5598
		case (EVENT_RING_OPCODE_FILTERS_RULES |
		      BNX2X_STATE_OPEN):
		case (EVENT_RING_OPCODE_FILTERS_RULES |
		      BNX2X_STATE_DIAG):
		case (EVENT_RING_OPCODE_FILTERS_RULES |
5599
		      BNX2X_STATE_CLOSING_WAIT4_HALT):
5600
			DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
5601
			bnx2x_handle_rx_mode_eqe(bp);
5602 5603 5604
			break;
		default:
			/* unknown event log error and continue */
5605 5606
			BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
				  elem->message.opcode, bp->state);
5607 5608 5609 5610 5611
		}
next_spqe:
		spqe_cnt++;
	} /* for */

5612
	smp_mb__before_atomic();
5613
	atomic_add(spqe_cnt, &bp->eq_spq_left);
5614 5615 5616 5617 5618 5619 5620 5621 5622 5623

	bp->eq_cons = sw_cons;
	bp->eq_prod = sw_prod;
	/* Make sure that above mem writes were issued towards the memory */
	smp_wmb();

	/* update producer */
	bnx2x_update_eq_prod(bp, bp->eq_prod);
}

E
Eliezer Tamir 已提交
5624 5625
static void bnx2x_sp_task(struct work_struct *work)
{
5626
	struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
E
Eliezer Tamir 已提交
5627

5628
	DP(BNX2X_MSG_SP, "sp task invoked\n");
E
Eliezer Tamir 已提交
5629

5630
	/* make sure the atomic interrupt_occurred has been written */
5631 5632
	smp_rmb();
	if (atomic_read(&bp->interrupt_occurred)) {
E
Eliezer Tamir 已提交
5633

5634 5635
		/* what work needs to be performed? */
		u16 status = bnx2x_update_dsb_idx(bp);
V
Vladislav Zolotarov 已提交
5636

5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649
		DP(BNX2X_MSG_SP, "status %x\n", status);
		DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
		atomic_set(&bp->interrupt_occurred, 0);

		/* HW attentions */
		if (status & BNX2X_DEF_SB_ATT_IDX) {
			bnx2x_attn_int(bp);
			status &= ~BNX2X_DEF_SB_ATT_IDX;
		}

		/* SP events: STAT_QUERY and others */
		if (status & BNX2X_DEF_SB_IDX) {
			struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
5650

5651
		if (FCOE_INIT(bp) &&
5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666
			    (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
				/* Prevent local bottom-halves from running as
				 * we are going to change the local NAPI list.
				 */
				local_bh_disable();
				napi_schedule(&bnx2x_fcoe(bp, napi));
				local_bh_enable();
			}

			/* Handle EQ completions */
			bnx2x_eq_int(bp);
			bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
				     le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);

			status &= ~BNX2X_DEF_SB_IDX;
5667
		}
5668

5669 5670 5671 5672
		/* if status is non zero then perhaps something went wrong */
		if (unlikely(status))
			DP(BNX2X_MSG_SP,
			   "got an unknown interrupt! (status 0x%x)\n", status);
5673

5674 5675 5676
		/* ack status block only if something was actually handled */
		bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
			     le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
V
Vladislav Zolotarov 已提交
5677 5678
	}

B
Barak Witkowski 已提交
5679 5680 5681 5682 5683 5684
	/* afex - poll to check if VIFSET_ACK should be sent to MFW */
	if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
			       &bp->sp_state)) {
		bnx2x_link_report(bp);
		bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
	}
E
Eliezer Tamir 已提交
5685 5686
}

D
Dmitry Kravkov 已提交
5687
irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
E
Eliezer Tamir 已提交
5688 5689 5690 5691
{
	struct net_device *dev = dev_instance;
	struct bnx2x *bp = netdev_priv(dev);

5692 5693
	bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
		     IGU_INT_DISABLE, 0);
E
Eliezer Tamir 已提交
5694 5695 5696 5697 5698 5699

#ifdef BNX2X_STOP_ON_ERROR
	if (unlikely(bp->panic))
		return IRQ_HANDLED;
#endif

5700
	if (CNIC_LOADED(bp)) {
5701 5702 5703 5704 5705 5706 5707 5708
		struct cnic_ops *c_ops;

		rcu_read_lock();
		c_ops = rcu_dereference(bp->cnic_ops);
		if (c_ops)
			c_ops->cnic_handler(bp->cnic_data, NULL);
		rcu_read_unlock();
	}
5709

5710 5711 5712 5713
	/* schedule sp task to perform default status block work, ack
	 * attentions and enable interrupts.
	 */
	bnx2x_schedule_sp_task(bp);
E
Eliezer Tamir 已提交
5714 5715 5716 5717 5718 5719

	return IRQ_HANDLED;
}

/* end of slow path */

5720 5721 5722 5723 5724 5725
void bnx2x_drv_pulse(struct bnx2x *bp)
{
	SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
		 bp->fw_drv_pulse_wr_seq);
}

E
Eliezer Tamir 已提交
5726 5727 5728 5729 5730 5731 5732
static void bnx2x_timer(unsigned long data)
{
	struct bnx2x *bp = (struct bnx2x *) data;

	if (!netif_running(bp->dev))
		return;

5733 5734
	if (IS_PF(bp) &&
	    !BP_NOMCP(bp)) {
D
Dmitry Kravkov 已提交
5735
		int mb_idx = BP_FW_MB_IDX(bp);
5736 5737
		u16 drv_pulse;
		u16 mcp_pulse;
E
Eliezer Tamir 已提交
5738 5739 5740 5741

		++bp->fw_drv_pulse_wr_seq;
		bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
		drv_pulse = bp->fw_drv_pulse_wr_seq;
5742
		bnx2x_drv_pulse(bp);
E
Eliezer Tamir 已提交
5743

D
Dmitry Kravkov 已提交
5744
		mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
E
Eliezer Tamir 已提交
5745 5746
			     MCP_PULSE_SEQ_MASK);
		/* The delta between driver pulse and mcp response
5747 5748 5749
		 * should not get too big. If the MFW is more than 5 pulses
		 * behind, we should worry about it enough to generate an error
		 * log.
E
Eliezer Tamir 已提交
5750
		 */
5751 5752
		if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
			BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
E
Eliezer Tamir 已提交
5753 5754 5755
				  drv_pulse, mcp_pulse);
	}

5756
	if (bp->state == BNX2X_STATE_OPEN)
Y
Yitchak Gertner 已提交
5757
		bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
E
Eliezer Tamir 已提交
5758

5759
	/* sample pf vf bulletin board for new posts from pf */
5760 5761
	if (IS_VF(bp))
		bnx2x_timer_sriov(bp);
5762

E
Eliezer Tamir 已提交
5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773
	mod_timer(&bp->timer, jiffies + bp->current_interval);
}

/* end of Statistics */

/* nic init */

/*
 * nic init service functions
 */

E
Eric Dumazet 已提交
5774
static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
E
Eliezer Tamir 已提交
5775
{
5776 5777 5778 5779 5780 5781 5782
	u32 i;
	if (!(len%4) && !(addr%4))
		for (i = 0; i < len; i += 4)
			REG_WR(bp, addr + i, fill);
	else
		for (i = 0; i < len; i++)
			REG_WR8(bp, addr + i, fill);
5783 5784
}

5785
/* helper: writes FP SP data to FW - data_size in dwords */
E
Eric Dumazet 已提交
5786 5787 5788 5789
static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
				int fw_sb_id,
				u32 *sb_data_p,
				u32 data_size)
5790
{
E
Eliezer Tamir 已提交
5791
	int index;
5792 5793 5794 5795 5796 5797
	for (index = 0; index < data_size; index++)
		REG_WR(bp, BAR_CSTRORM_INTMEM +
			CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
			sizeof(u32)*index,
			*(sb_data_p + index));
}
E
Eliezer Tamir 已提交
5798

E
Eric Dumazet 已提交
5799
static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
5800 5801 5802
{
	u32 *sb_data_p;
	u32 data_size = 0;
D
Dmitry Kravkov 已提交
5803
	struct hc_status_block_data_e2 sb_data_e2;
5804
	struct hc_status_block_data_e1x sb_data_e1x;
E
Eliezer Tamir 已提交
5805

5806
	/* disable the function first */
5807
	if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
5808
		memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
5809
		sb_data_e2.common.state = SB_DISABLED;
D
Dmitry Kravkov 已提交
5810 5811 5812 5813 5814 5815
		sb_data_e2.common.p_func.vf_valid = false;
		sb_data_p = (u32 *)&sb_data_e2;
		data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
	} else {
		memset(&sb_data_e1x, 0,
		       sizeof(struct hc_status_block_data_e1x));
5816
		sb_data_e1x.common.state = SB_DISABLED;
D
Dmitry Kravkov 已提交
5817 5818 5819 5820
		sb_data_e1x.common.p_func.vf_valid = false;
		sb_data_p = (u32 *)&sb_data_e1x;
		data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
	}
5821
	bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
E
Eliezer Tamir 已提交
5822

5823 5824 5825 5826 5827 5828 5829
	bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
			CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
			CSTORM_STATUS_BLOCK_SIZE);
	bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
			CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
			CSTORM_SYNC_BLOCK_SIZE);
}
5830

5831
/* helper:  writes SP SB data to FW */
E
Eric Dumazet 已提交
5832
static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
5833 5834 5835 5836 5837 5838 5839 5840 5841
		struct hc_sp_status_block_data *sp_sb_data)
{
	int func = BP_FUNC(bp);
	int i;
	for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
		REG_WR(bp, BAR_CSTRORM_INTMEM +
			CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
			i*sizeof(u32),
			*((u32 *)sp_sb_data + i));
5842 5843
}

E
Eric Dumazet 已提交
5844
static void bnx2x_zero_sp_sb(struct bnx2x *bp)
5845 5846
{
	int func = BP_FUNC(bp);
5847 5848
	struct hc_sp_status_block_data sp_sb_data;
	memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
E
Eliezer Tamir 已提交
5849

5850
	sp_sb_data.state = SB_DISABLED;
5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862
	sp_sb_data.p_func.vf_valid = false;

	bnx2x_wr_sp_sb_data(bp, &sp_sb_data);

	bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
			CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
			CSTORM_SP_STATUS_BLOCK_SIZE);
	bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
			CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
			CSTORM_SP_SYNC_BLOCK_SIZE);
}

E
Eric Dumazet 已提交
5863
static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
5864 5865 5866 5867 5868 5869
					   int igu_sb_id, int igu_seg_id)
{
	hc_sm->igu_sb_id = igu_sb_id;
	hc_sm->igu_seg_id = igu_seg_id;
	hc_sm->timer_value = 0xFF;
	hc_sm->time_to_expire = 0xFFFFFFFF;
E
Eliezer Tamir 已提交
5870 5871
}

5872
/* allocates state machine ids. */
E
Eric Dumazet 已提交
5873
static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900
{
	/* zero out state machine indices */
	/* rx indices */
	index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;

	/* tx indices */
	index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
	index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
	index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
	index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;

	/* map indices */
	/* rx indices */
	index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
		SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;

	/* tx indices */
	index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
		SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
	index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
		SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
	index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
		SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
	index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
		SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
}

5901
void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
5902
			  u8 vf_valid, int fw_sb_id, int igu_sb_id)
E
Eliezer Tamir 已提交
5903
{
5904 5905
	int igu_seg_id;

D
Dmitry Kravkov 已提交
5906
	struct hc_status_block_data_e2 sb_data_e2;
5907 5908 5909 5910 5911
	struct hc_status_block_data_e1x sb_data_e1x;
	struct hc_status_block_sm  *hc_sm_p;
	int data_size;
	u32 *sb_data_p;

D
Dmitry Kravkov 已提交
5912 5913 5914 5915
	if (CHIP_INT_MODE_IS_BC(bp))
		igu_seg_id = HC_SEG_ACCESS_NORM;
	else
		igu_seg_id = IGU_SEG_ACCESS_NORM;
5916 5917 5918

	bnx2x_zero_fp_sb(bp, fw_sb_id);

5919
	if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
5920
		memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
5921
		sb_data_e2.common.state = SB_ENABLED;
D
Dmitry Kravkov 已提交
5922 5923 5924 5925 5926 5927 5928 5929 5930 5931
		sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
		sb_data_e2.common.p_func.vf_id = vfid;
		sb_data_e2.common.p_func.vf_valid = vf_valid;
		sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
		sb_data_e2.common.same_igu_sb_1b = true;
		sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
		sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
		hc_sm_p = sb_data_e2.common.state_machine;
		sb_data_p = (u32 *)&sb_data_e2;
		data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5932
		bnx2x_map_sb_state_machines(sb_data_e2.index_data);
D
Dmitry Kravkov 已提交
5933 5934 5935
	} else {
		memset(&sb_data_e1x, 0,
		       sizeof(struct hc_status_block_data_e1x));
5936
		sb_data_e1x.common.state = SB_ENABLED;
D
Dmitry Kravkov 已提交
5937 5938 5939 5940 5941 5942 5943 5944 5945 5946
		sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
		sb_data_e1x.common.p_func.vf_id = 0xff;
		sb_data_e1x.common.p_func.vf_valid = false;
		sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
		sb_data_e1x.common.same_igu_sb_1b = true;
		sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
		sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
		hc_sm_p = sb_data_e1x.common.state_machine;
		sb_data_p = (u32 *)&sb_data_e1x;
		data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5947
		bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
D
Dmitry Kravkov 已提交
5948
	}
5949 5950 5951 5952 5953 5954

	bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
				       igu_sb_id, igu_seg_id);
	bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
				       igu_sb_id, igu_seg_id);

M
Merav Sicron 已提交
5955
	DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
5956

Y
Yuval Mintz 已提交
5957
	/* write indices to HW - PCI guarantees endianity of regpairs */
5958 5959 5960
	bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
}

5961
static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
5962 5963
				     u16 tx_usec, u16 rx_usec)
{
5964
	bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
5965
				    false, rx_usec);
5966 5967 5968 5969 5970 5971 5972 5973 5974
	bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
				       HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
				       tx_usec);
	bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
				       HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
				       tx_usec);
	bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
				       HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
				       tx_usec);
5975
}
D
Dmitry Kravkov 已提交
5976

5977 5978 5979 5980 5981 5982
static void bnx2x_init_def_sb(struct bnx2x *bp)
{
	struct host_sp_status_block *def_sb = bp->def_status_blk;
	dma_addr_t mapping = bp->def_status_blk_mapping;
	int igu_sp_sb_index;
	int igu_seg_id;
5983 5984
	int port = BP_PORT(bp);
	int func = BP_FUNC(bp);
5985
	int reg_offset, reg_offset_en5;
E
Eliezer Tamir 已提交
5986
	u64 section;
5987 5988 5989 5990
	int index;
	struct hc_sp_status_block_data sp_sb_data;
	memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));

D
Dmitry Kravkov 已提交
5991 5992 5993 5994 5995 5996 5997
	if (CHIP_INT_MODE_IS_BC(bp)) {
		igu_sp_sb_index = DEF_SB_IGU_ID;
		igu_seg_id = HC_SEG_ACCESS_DEF;
	} else {
		igu_sp_sb_index = bp->igu_dsb_id;
		igu_seg_id = IGU_SEG_ACCESS_DEF;
	}
E
Eliezer Tamir 已提交
5998 5999

	/* ATTN */
6000
	section = ((u64)mapping) + offsetof(struct host_sp_status_block,
E
Eliezer Tamir 已提交
6001
					    atten_status_block);
6002
	def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
E
Eliezer Tamir 已提交
6003

6004 6005
	bp->attn_state = 0;

E
Eliezer Tamir 已提交
6006 6007
	reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
			     MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6008 6009
	reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
				 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
6010
	for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
6011 6012 6013 6014 6015
		int sindex;
		/* take care of sig[0]..sig[4] */
		for (sindex = 0; sindex < 4; sindex++)
			bp->attn_group[index].sig[sindex] =
			   REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
D
Dmitry Kravkov 已提交
6016

6017
		if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
6018 6019 6020 6021 6022 6023
			/*
			 * enable5 is separate from the rest of the registers,
			 * and therefore the address skip is 4
			 * and not 16 between the different groups
			 */
			bp->attn_group[index].sig[4] = REG_RD(bp,
6024
					reg_offset_en5 + 0x4*index);
D
Dmitry Kravkov 已提交
6025 6026
		else
			bp->attn_group[index].sig[4] = 0;
E
Eliezer Tamir 已提交
6027 6028
	}

D
Dmitry Kravkov 已提交
6029 6030 6031 6032 6033 6034
	if (bp->common.int_block == INT_BLOCK_HC) {
		reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
				     HC_REG_ATTN_MSG0_ADDR_L);

		REG_WR(bp, reg_offset, U64_LO(section));
		REG_WR(bp, reg_offset + 4, U64_HI(section));
6035
	} else if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
6036 6037 6038
		REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
		REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
	}
E
Eliezer Tamir 已提交
6039

6040 6041
	section = ((u64)mapping) + offsetof(struct host_sp_status_block,
					    sp_sb);
E
Eliezer Tamir 已提交
6042

6043
	bnx2x_zero_sp_sb(bp);
E
Eliezer Tamir 已提交
6044

Y
Yuval Mintz 已提交
6045
	/* PCI guarantees endianity of regpairs */
6046
	sp_sb_data.state		= SB_ENABLED;
6047 6048 6049 6050 6051
	sp_sb_data.host_sb_addr.lo	= U64_LO(section);
	sp_sb_data.host_sb_addr.hi	= U64_HI(section);
	sp_sb_data.igu_sb_id		= igu_sp_sb_index;
	sp_sb_data.igu_seg_id		= igu_seg_id;
	sp_sb_data.p_func.pf_id		= func;
D
Dmitry Kravkov 已提交
6052
	sp_sb_data.p_func.vnic_id	= BP_VN(bp);
6053
	sp_sb_data.p_func.vf_id		= 0xff;
E
Eliezer Tamir 已提交
6054

6055
	bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
6056

6057
	bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
E
Eliezer Tamir 已提交
6058 6059
}

D
Dmitry Kravkov 已提交
6060
void bnx2x_update_coalesce(struct bnx2x *bp)
E
Eliezer Tamir 已提交
6061 6062 6063
{
	int i;

V
Vladislav Zolotarov 已提交
6064
	for_each_eth_queue(bp, i)
6065
		bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
6066
					 bp->tx_ticks, bp->rx_ticks);
E
Eliezer Tamir 已提交
6067 6068 6069 6070 6071
}

static void bnx2x_init_sp_ring(struct bnx2x *bp)
{
	spin_lock_init(&bp->spq_lock);
6072
	atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
E
Eliezer Tamir 已提交
6073 6074 6075 6076 6077 6078 6079

	bp->spq_prod_idx = 0;
	bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
	bp->spq_prod_bd = bp->spq;
	bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
}

6080
static void bnx2x_init_eq_ring(struct bnx2x *bp)
E
Eliezer Tamir 已提交
6081 6082
{
	int i;
6083 6084 6085
	for (i = 1; i <= NUM_EQ_PAGES; i++) {
		union event_ring_elem *elem =
			&bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
E
Eliezer Tamir 已提交
6086

6087 6088 6089 6090 6091 6092
		elem->next_page.addr.hi =
			cpu_to_le32(U64_HI(bp->eq_mapping +
				   BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
		elem->next_page.addr.lo =
			cpu_to_le32(U64_LO(bp->eq_mapping +
				   BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
E
Eliezer Tamir 已提交
6093
	}
6094 6095 6096
	bp->eq_cons = 0;
	bp->eq_prod = NUM_EQ_DESC;
	bp->eq_cons_sb = BNX2X_EQ_INDEX;
6097
	/* we want a warning message before it gets wrought... */
6098 6099
	atomic_set(&bp->eq_spq_left,
		min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
E
Eliezer Tamir 已提交
6100 6101
}

6102
/* called with netif_addr_lock_bh() */
6103 6104 6105 6106 6107
static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
			       unsigned long rx_mode_flags,
			       unsigned long rx_accept_flags,
			       unsigned long tx_accept_flags,
			       unsigned long ramrod_flags)
6108
{
6109 6110 6111 6112 6113 6114 6115 6116 6117 6118
	struct bnx2x_rx_mode_ramrod_params ramrod_param;
	int rc;

	memset(&ramrod_param, 0, sizeof(ramrod_param));

	/* Prepare ramrod parameters */
	ramrod_param.cid = 0;
	ramrod_param.cl_id = cl_id;
	ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
	ramrod_param.func_id = BP_FUNC(bp);
6119

6120 6121
	ramrod_param.pstate = &bp->sp_state;
	ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6122

6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136
	ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
	ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);

	set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);

	ramrod_param.ramrod_flags = ramrod_flags;
	ramrod_param.rx_mode_flags = rx_mode_flags;

	ramrod_param.rx_accept_flags = rx_accept_flags;
	ramrod_param.tx_accept_flags = tx_accept_flags;

	rc = bnx2x_config_rx_mode(bp, &ramrod_param);
	if (rc < 0) {
		BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
6137
		return rc;
6138
	}
6139 6140

	return 0;
E
Eliezer Tamir 已提交
6141 6142
}

Y
Yuval Mintz 已提交
6143 6144 6145
static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
				   unsigned long *rx_accept_flags,
				   unsigned long *tx_accept_flags)
6146
{
6147 6148 6149
	/* Clear the flags first */
	*rx_accept_flags = 0;
	*tx_accept_flags = 0;
6150

6151
	switch (rx_mode) {
6152 6153 6154 6155 6156 6157 6158
	case BNX2X_RX_MODE_NONE:
		/*
		 * 'drop all' supersedes any accept flags that may have been
		 * passed to the function.
		 */
		break;
	case BNX2X_RX_MODE_NORMAL:
6159 6160 6161
		__set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
		__set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
		__set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
6162 6163

		/* internal switching mode */
6164 6165 6166
		__set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
		__set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
		__set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
6167 6168 6169

		break;
	case BNX2X_RX_MODE_ALLMULTI:
6170 6171 6172
		__set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
		__set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
		__set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
6173 6174

		/* internal switching mode */
6175 6176 6177
		__set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
		__set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
		__set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
6178 6179 6180

		break;
	case BNX2X_RX_MODE_PROMISC:
6181
		/* According to definition of SI mode, iface in promisc mode
6182 6183 6184
		 * should receive matched and unmatched (in resolution of port)
		 * unicast packets.
		 */
6185 6186 6187 6188
		__set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
		__set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
		__set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
		__set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
6189 6190

		/* internal switching mode */
6191 6192
		__set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
		__set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
6193 6194

		if (IS_MF_SI(bp))
6195
			__set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
6196
		else
6197
			__set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6198 6199 6200

		break;
	default:
6201 6202
		BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
		return -EINVAL;
6203
	}
E
Eilon Greenstein 已提交
6204

6205
	/* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Y
Yuval Mintz 已提交
6206
	if (rx_mode != BNX2X_RX_MODE_NONE) {
6207 6208
		__set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
		__set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
6209 6210
	}

6211 6212 6213 6214
	return 0;
}

/* called with netif_addr_lock_bh() */
6215
static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229
{
	unsigned long rx_mode_flags = 0, ramrod_flags = 0;
	unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
	int rc;

	if (!NO_FCOE(bp))
		/* Configure rx_mode of FCoE Queue */
		__set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);

	rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
				     &tx_accept_flags);
	if (rc)
		return rc;

6230 6231 6232
	__set_bit(RAMROD_RX, &ramrod_flags);
	__set_bit(RAMROD_TX, &ramrod_flags);

6233 6234 6235
	return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
				   rx_accept_flags, tx_accept_flags,
				   ramrod_flags);
6236 6237 6238 6239 6240 6241
}

static void bnx2x_init_internal_common(struct bnx2x *bp)
{
	int i;

6242 6243 6244
	/* Zero this manually as its initialization is
	   currently missing in the initTool */
	for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
E
Eilon Greenstein 已提交
6245
		REG_WR(bp, BAR_USTRORM_INTMEM +
6246
		       USTORM_AGG_DATA_OFFSET + i * 4, 0);
6247
	if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
6248 6249 6250 6251
		REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
			CHIP_INT_MODE_IS_BC(bp) ?
			HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
	}
6252
}
E
Eilon Greenstein 已提交
6253

6254 6255 6256 6257
static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
{
	switch (load_code) {
	case FW_MSG_CODE_DRV_LOAD_COMMON:
D
Dmitry Kravkov 已提交
6258
	case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
6259 6260 6261 6262
		bnx2x_init_internal_common(bp);
		/* no break */

	case FW_MSG_CODE_DRV_LOAD_PORT:
6263
		/* nothing to do */
6264 6265 6266
		/* no break */

	case FW_MSG_CODE_DRV_LOAD_FUNCTION:
6267 6268
		/* internal memory per function is
		   initialized inside bnx2x_pf_init */
6269 6270 6271 6272 6273 6274 6275 6276
		break;

	default:
		BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
		break;
	}
}

6277
static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6278
{
6279
	return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
6280
}
6281

6282 6283
static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
{
6284
	return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
6285 6286
}

E
Eric Dumazet 已提交
6287
static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
6288 6289 6290 6291 6292 6293 6294
{
	if (CHIP_IS_E1x(fp->bp))
		return BP_L_ID(fp->bp) + fp->index;
	else	/* We want Client ID to be the same as IGU SB ID for 57712 */
		return bnx2x_fp_igu_sb_id(fp);
}

6295
static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
6296 6297
{
	struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
6298
	u8 cos;
6299
	unsigned long q_type = 0;
6300
	u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
6301
	fp->rx_queue = fp_idx;
6302
	fp->cid = fp_idx;
6303 6304 6305
	fp->cl_id = bnx2x_fp_cl_id(fp);
	fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
	fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
6306
	/* qZone id equals to FW (per path) client id */
6307 6308
	fp->cl_qzone_id  = bnx2x_fp_qzone_id(fp);

6309
	/* init shortcut */
6310
	fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
6311

6312
	/* Setup SB indices */
6313 6314
	fp->rx_cons_sb = BNX2X_RX_SB_INDEX;

6315 6316 6317
	/* Configure Queue State object */
	__set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
	__set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6318 6319 6320 6321 6322

	BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);

	/* init tx data */
	for_each_cos_in_tx_queue(fp, cos) {
6323 6324 6325 6326 6327
		bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
				  CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
				  FP_COS_TO_TXQ(fp, cos, bp),
				  BNX2X_TX_SB_INDEX_BASE + cos, fp);
		cids[cos] = fp->txdata_ptr[cos]->cid;
6328 6329
	}

A
Ariel Elior 已提交
6330 6331 6332 6333 6334 6335 6336
	/* nothing more for vf to do here */
	if (IS_VF(bp))
		return;

	bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
		      fp->fw_sb_id, fp->igu_sb_id);
	bnx2x_update_fpsb_idx(fp);
B
Barak Witkowski 已提交
6337 6338
	bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
			     fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6339
			     bnx2x_sp_mapping(bp, q_rdata), q_type);
6340 6341 6342 6343 6344 6345

	/**
	 * Configure classification DBs: Always enable Tx switching
	 */
	bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);

A
Ariel Elior 已提交
6346 6347 6348 6349
	DP(NETIF_MSG_IFUP,
	   "queue[%d]:  bnx2x_init_sb(%p,%p)  cl_id %d  fw_sb %d  igu_sb %d\n",
	   fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
	   fp->igu_sb_id);
6350 6351
}

E
Eric Dumazet 已提交
6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367
static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
{
	int i;

	for (i = 1; i <= NUM_TX_RINGS; i++) {
		struct eth_tx_next_bd *tx_next_bd =
			&txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;

		tx_next_bd->addr_hi =
			cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
				    BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
		tx_next_bd->addr_lo =
			cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
				    BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
	}

Y
Yuval Mintz 已提交
6368 6369
	*txdata->tx_cons_sb = cpu_to_le16(0);

E
Eric Dumazet 已提交
6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380
	SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
	txdata->tx_db.data.zero_fill1 = 0;
	txdata->tx_db.data.prod = 0;

	txdata->tx_pkt_prod = 0;
	txdata->tx_pkt_cons = 0;
	txdata->tx_bd_prod = 0;
	txdata->tx_bd_cons = 0;
	txdata->tx_pkt = 0;
}

6381 6382 6383 6384 6385 6386 6387
static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
{
	int i;

	for_each_tx_queue_cnic(bp, i)
		bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
}
6388

E
Eric Dumazet 已提交
6389 6390 6391 6392 6393
static void bnx2x_init_tx_rings(struct bnx2x *bp)
{
	int i;
	u8 cos;

6394
	for_each_eth_queue(bp, i)
E
Eric Dumazet 已提交
6395
		for_each_cos_in_tx_queue(&bp->fp[i], cos)
6396
			bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
E
Eric Dumazet 已提交
6397 6398
}

6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439
static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
{
	struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
	unsigned long q_type = 0;

	bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
	bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
						     BNX2X_FCOE_ETH_CL_ID_IDX);
	bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
	bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
	bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
	bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
	bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
			  fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
			  fp);

	DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);

	/* qZone id equals to FW (per path) client id */
	bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
	/* init shortcut */
	bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
		bnx2x_rx_ustorm_prods_offset(fp);

	/* Configure Queue State object */
	__set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
	__set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);

	/* No multi-CoS for FCoE L2 client */
	BUG_ON(fp->max_cos != 1);

	bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
			     &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
			     bnx2x_sp_mapping(bp, q_rdata), q_type);

	DP(NETIF_MSG_IFUP,
	   "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
	   fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
	   fp->igu_sb_id);
}

6440
void bnx2x_nic_init_cnic(struct bnx2x *bp)
E
Eliezer Tamir 已提交
6441
{
V
Vladislav Zolotarov 已提交
6442 6443
	if (!NO_FCOE(bp))
		bnx2x_init_fcoe_fp(bp);
6444 6445 6446

	bnx2x_init_sb(bp, bp->cnic_sb_mapping,
		      BNX2X_VF_ID_INVALID, false,
6447
		      bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6448

6449 6450 6451 6452 6453 6454 6455 6456 6457
	/* ensure status block indices were read */
	rmb();
	bnx2x_init_rx_rings_cnic(bp);
	bnx2x_init_tx_rings_cnic(bp);

	/* flush all */
	mb();
	mmiowb();
}
E
Eliezer Tamir 已提交
6458

6459
void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
6460 6461 6462
{
	int i;

6463
	/* Setup NIC internals and enable interrupts */
6464 6465
	for_each_eth_queue(bp, i)
		bnx2x_init_eth_fp(bp, i);
A
Ariel Elior 已提交
6466 6467 6468 6469 6470 6471

	/* ensure status block indices were read */
	rmb();
	bnx2x_init_rx_rings(bp);
	bnx2x_init_tx_rings(bp);

6472 6473 6474 6475 6476
	if (IS_PF(bp)) {
		/* Initialize MOD_ABS interrupts */
		bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
				       bp->common.shmem_base,
				       bp->common.shmem2_base, BP_PORT(bp));
A
Ariel Elior 已提交
6477

6478 6479 6480 6481
		/* initialize the default status block and sp ring */
		bnx2x_init_def_sb(bp);
		bnx2x_update_dsb_idx(bp);
		bnx2x_init_sp_ring(bp);
6482 6483
	} else {
		bnx2x_memset_stats(bp);
6484 6485
	}
}
6486

6487 6488
void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
{
6489
	bnx2x_init_eq_ring(bp);
6490
	bnx2x_init_internal(bp, load_code);
6491
	bnx2x_pf_init(bp);
6492 6493 6494 6495 6496 6497
	bnx2x_stats_init(bp);

	/* flush all before enabling interrupts */
	mb();
	mmiowb();

E
Eliezer Tamir 已提交
6498
	bnx2x_int_enable(bp);
6499 6500 6501 6502 6503

	/* Check for SPIO5 */
	bnx2x_attn_int_deasserted0(bp,
		REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
				   AEU_INPUTS_ATTN_BITS_SPIO5);
E
Eliezer Tamir 已提交
6504 6505
}

6506
/* gzip service functions */
E
Eliezer Tamir 已提交
6507 6508
static int bnx2x_gunzip_init(struct bnx2x *bp)
{
6509 6510
	bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
					    &bp->gunzip_mapping, GFP_KERNEL);
E
Eliezer Tamir 已提交
6511 6512 6513 6514 6515 6516 6517
	if (bp->gunzip_buf  == NULL)
		goto gunzip_nomem1;

	bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
	if (bp->strm  == NULL)
		goto gunzip_nomem2;

6518
	bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
E
Eliezer Tamir 已提交
6519 6520 6521 6522 6523 6524 6525 6526 6527 6528
	if (bp->strm->workspace == NULL)
		goto gunzip_nomem3;

	return 0;

gunzip_nomem3:
	kfree(bp->strm);
	bp->strm = NULL;

gunzip_nomem2:
6529 6530
	dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
			  bp->gunzip_mapping);
E
Eliezer Tamir 已提交
6531 6532 6533
	bp->gunzip_buf = NULL;

gunzip_nomem1:
M
Merav Sicron 已提交
6534
	BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
E
Eliezer Tamir 已提交
6535 6536 6537 6538 6539
	return -ENOMEM;
}

static void bnx2x_gunzip_end(struct bnx2x *bp)
{
6540
	if (bp->strm) {
6541
		vfree(bp->strm->workspace);
6542 6543 6544
		kfree(bp->strm);
		bp->strm = NULL;
	}
E
Eliezer Tamir 已提交
6545 6546

	if (bp->gunzip_buf) {
6547 6548
		dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
				  bp->gunzip_mapping);
E
Eliezer Tamir 已提交
6549 6550 6551 6552
		bp->gunzip_buf = NULL;
	}
}

6553
static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
E
Eliezer Tamir 已提交
6554 6555 6556 6557
{
	int n, rc;

	/* check gzip header */
6558 6559
	if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
		BNX2X_ERR("Bad gzip header\n");
E
Eliezer Tamir 已提交
6560
		return -EINVAL;
6561
	}
E
Eliezer Tamir 已提交
6562 6563 6564

	n = 10;

6565
#define FNAME				0x8
E
Eliezer Tamir 已提交
6566 6567 6568 6569

	if (zbuf[3] & FNAME)
		while ((zbuf[n++] != 0) && (n < len));

6570
	bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
E
Eliezer Tamir 已提交
6571 6572 6573 6574 6575 6576 6577 6578 6579 6580
	bp->strm->avail_in = len - n;
	bp->strm->next_out = bp->gunzip_buf;
	bp->strm->avail_out = FW_BUF_SIZE;

	rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
	if (rc != Z_OK)
		return rc;

	rc = zlib_inflate(bp->strm, Z_FINISH);
	if ((rc != Z_OK) && (rc != Z_STREAM_END))
6581 6582
		netdev_err(bp->dev, "Firmware decompression error: %s\n",
			   bp->strm->msg);
E
Eliezer Tamir 已提交
6583 6584 6585

	bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
	if (bp->gunzip_outlen & 0x3)
M
Merav Sicron 已提交
6586 6587
		netdev_err(bp->dev,
			   "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
V
Vladislav Zolotarov 已提交
6588
				bp->gunzip_outlen);
E
Eliezer Tamir 已提交
6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601
	bp->gunzip_outlen >>= 2;

	zlib_inflateEnd(bp->strm);

	if (rc == Z_STREAM_END)
		return 0;

	return rc;
}

/* nic load/unload */

/*
6602
 * General service functions
E
Eliezer Tamir 已提交
6603 6604 6605 6606 6607 6608 6609 6610 6611 6612
 */

/* send a NIG loopback debug packet */
static void bnx2x_lb_pckt(struct bnx2x *bp)
{
	u32 wb_write[3];

	/* Ethernet source and destination addresses */
	wb_write[0] = 0x55555555;
	wb_write[1] = 0x55555555;
6613
	wb_write[2] = 0x20;		/* SOP */
E
Eliezer Tamir 已提交
6614 6615 6616 6617 6618
	REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);

	/* NON-IP protocol */
	wb_write[0] = 0x09000000;
	wb_write[1] = 0x55555555;
6619
	wb_write[2] = 0x10;		/* EOP, eop_bvalid = 0 */
E
Eliezer Tamir 已提交
6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632
	REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
}

/* some of the internal memories
 * are not directly readable from the driver
 * to test them we send debug packets
 */
static int bnx2x_int_mem_test(struct bnx2x *bp)
{
	int factor;
	int count, i;
	u32 val = 0;

6633
	if (CHIP_REV_IS_FPGA(bp))
E
Eliezer Tamir 已提交
6634
		factor = 120;
6635 6636 6637
	else if (CHIP_REV_IS_EMUL(bp))
		factor = 200;
	else
E
Eliezer Tamir 已提交
6638 6639 6640 6641 6642 6643
		factor = 1;

	/* Disable inputs of parser neighbor blocks */
	REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
	REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
	REG_WR(bp, CFC_REG_DEBUG0, 0x1);
6644
	REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
E
Eliezer Tamir 已提交
6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655

	/*  Write 0 to parser credits for CFC search request */
	REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);

	/* send Ethernet packet */
	bnx2x_lb_pckt(bp);

	/* TODO do i reset NIG statistic? */
	/* Wait until NIG register shows 1 packet of size 0x10 */
	count = 1000 * factor;
	while (count) {
6656

E
Eliezer Tamir 已提交
6657 6658 6659 6660 6661
		bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
		val = *bnx2x_sp(bp, wb_data[0]);
		if (val == 0x10)
			break;

Y
Yuval Mintz 已提交
6662
		usleep_range(10000, 20000);
E
Eliezer Tamir 已提交
6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676
		count--;
	}
	if (val != 0x10) {
		BNX2X_ERR("NIG timeout  val = 0x%x\n", val);
		return -1;
	}

	/* Wait until PRS register shows 1 packet */
	count = 1000 * factor;
	while (count) {
		val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
		if (val == 1)
			break;

Y
Yuval Mintz 已提交
6677
		usleep_range(10000, 20000);
E
Eliezer Tamir 已提交
6678 6679 6680 6681 6682 6683 6684 6685
		count--;
	}
	if (val != 0x1) {
		BNX2X_ERR("PRS timeout val = 0x%x\n", val);
		return -2;
	}

	/* Reset and init BRB, PRS */
6686
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
E
Eliezer Tamir 已提交
6687
	msleep(50);
6688
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
E
Eliezer Tamir 已提交
6689
	msleep(50);
6690 6691
	bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
E
Eliezer Tamir 已提交
6692 6693 6694 6695 6696 6697 6698

	DP(NETIF_MSG_HW, "part2\n");

	/* Disable inputs of parser neighbor blocks */
	REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
	REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
	REG_WR(bp, CFC_REG_DEBUG0, 0x1);
6699
	REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
E
Eliezer Tamir 已提交
6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711

	/* Write 0 to parser credits for CFC search request */
	REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);

	/* send 10 Ethernet packets */
	for (i = 0; i < 10; i++)
		bnx2x_lb_pckt(bp);

	/* Wait until NIG register shows 10 + 1
	   packets of size 11*0x10 = 0xb0 */
	count = 1000 * factor;
	while (count) {
6712

E
Eliezer Tamir 已提交
6713 6714 6715 6716 6717
		bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
		val = *bnx2x_sp(bp, wb_data[0]);
		if (val == 0xb0)
			break;

Y
Yuval Mintz 已提交
6718
		usleep_range(10000, 20000);
E
Eliezer Tamir 已提交
6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754
		count--;
	}
	if (val != 0xb0) {
		BNX2X_ERR("NIG timeout  val = 0x%x\n", val);
		return -3;
	}

	/* Wait until PRS register shows 2 packets */
	val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
	if (val != 2)
		BNX2X_ERR("PRS timeout  val = 0x%x\n", val);

	/* Write 1 to parser credits for CFC search request */
	REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);

	/* Wait until PRS register shows 3 packets */
	msleep(10 * factor);
	/* Wait until NIG register shows 1 packet of size 0x10 */
	val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
	if (val != 3)
		BNX2X_ERR("PRS timeout  val = 0x%x\n", val);

	/* clear NIG EOP FIFO */
	for (i = 0; i < 11; i++)
		REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
	val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
	if (val != 1) {
		BNX2X_ERR("clear of NIG failed\n");
		return -4;
	}

	/* Reset and init BRB, PRS, NIG */
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
	msleep(50);
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
	msleep(50);
6755 6756
	bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
6757 6758 6759
	if (!CNIC_SUPPORT(bp))
		/* set NIC mode */
		REG_WR(bp, PRS_REG_NIC_MODE, 1);
E
Eliezer Tamir 已提交
6760 6761 6762 6763 6764

	/* Enable inputs of parser neighbor blocks */
	REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
	REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
	REG_WR(bp, CFC_REG_DEBUG0, 0x0);
6765
	REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
E
Eliezer Tamir 已提交
6766 6767 6768 6769 6770 6771

	DP(NETIF_MSG_HW, "done\n");

	return 0; /* OK */
}

6772
static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
E
Eliezer Tamir 已提交
6773
{
Y
Yuval Mintz 已提交
6774 6775
	u32 val;

E
Eliezer Tamir 已提交
6776
	REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
6777
	if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
6778 6779 6780
		REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
	else
		REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
E
Eliezer Tamir 已提交
6781 6782
	REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
	REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
D
Dmitry Kravkov 已提交
6783 6784 6785 6786 6787 6788 6789
	/*
	 * mask read length error interrupts in brb for parser
	 * (parsing unit and 'checksum and crc' unit)
	 * these errors are legal (PU reads fixed length and CAC can cause
	 * read length error on truncated packets)
	 */
	REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
E
Eliezer Tamir 已提交
6790 6791 6792 6793 6794
	REG_WR(bp, QM_REG_QM_INT_MASK, 0);
	REG_WR(bp, TM_REG_TM_INT_MASK, 0);
	REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
	REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
	REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
6795 6796
/*	REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
/*	REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
E
Eliezer Tamir 已提交
6797 6798 6799
	REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
	REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
	REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
6800 6801
/*	REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
/*	REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
E
Eliezer Tamir 已提交
6802 6803 6804 6805
	REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
	REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
	REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
	REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
6806 6807
/*	REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
/*	REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
D
Dmitry Kravkov 已提交
6808

Y
Yuval Mintz 已提交
6809 6810 6811 6812 6813 6814 6815 6816
	val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT  |
		PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
		PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
	if (!CHIP_IS_E1x(bp))
		val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
			PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
	REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);

E
Eliezer Tamir 已提交
6817 6818 6819
	REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
	REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
	REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
6820
/*	REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
6821 6822 6823 6824 6825

	if (!CHIP_IS_E1x(bp))
		/* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
		REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);

E
Eliezer Tamir 已提交
6826 6827
	REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
	REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
6828
/*	REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
6829
	REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18);		/* bit 3,4 masked */
E
Eliezer Tamir 已提交
6830 6831
}

E
Eilon Greenstein 已提交
6832 6833
static void bnx2x_reset_common(struct bnx2x *bp)
{
6834 6835
	u32 val = 0x1400;

E
Eilon Greenstein 已提交
6836 6837 6838
	/* reset_common */
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
	       0xd3ffff7f);
6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851

	if (CHIP_IS_E3(bp)) {
		val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
		val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
	}

	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
}

static void bnx2x_setup_dmae(struct bnx2x *bp)
{
	bp->dmae_ready = 0;
	spin_lock_init(&bp->dmae_lock);
E
Eilon Greenstein 已提交
6852 6853
}

6854 6855 6856 6857 6858
static void bnx2x_init_pxp(struct bnx2x *bp)
{
	u16 devctl;
	int r_order, w_order;

6859
	pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870
	DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
	w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
	if (bp->mrrs == -1)
		r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
	else {
		DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
		r_order = bp->mrrs;
	}

	bnx2x_init_pxp_arb(bp, r_order, w_order);
}
E
Eilon Greenstein 已提交
6871 6872 6873

static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
{
6874
	int is_required;
E
Eilon Greenstein 已提交
6875
	u32 val;
6876
	int port;
E
Eilon Greenstein 已提交
6877

6878 6879 6880 6881
	if (BP_NOMCP(bp))
		return;

	is_required = 0;
E
Eilon Greenstein 已提交
6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895
	val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
	      SHARED_HW_CFG_FAN_FAILURE_MASK;

	if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
		is_required = 1;

	/*
	 * The fan failure mechanism is usually related to the PHY type since
	 * the power consumption of the board is affected by the PHY. Currently,
	 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
	 */
	else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
		for (port = PORT_0; port < PORT_MAX; port++) {
			is_required |=
6896 6897 6898
				bnx2x_fan_failure_det_req(
					bp,
					bp->common.shmem_base,
Y
Yaniv Rosner 已提交
6899
					bp->common.shmem2_base,
6900
					port);
E
Eilon Greenstein 已提交
6901 6902 6903 6904 6905 6906 6907 6908
		}

	DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);

	if (is_required == 0)
		return;

	/* Fan failure is indicated by SPIO 5 */
6909
	bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
E
Eilon Greenstein 已提交
6910 6911 6912

	/* set to active low mode */
	val = REG_RD(bp, MISC_REG_SPIO_INT);
6913
	val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
E
Eilon Greenstein 已提交
6914 6915 6916 6917
	REG_WR(bp, MISC_REG_SPIO_INT, val);

	/* enable interrupt to signal the IGU */
	val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6918
	val |= MISC_SPIO_SPIO5;
E
Eilon Greenstein 已提交
6919 6920 6921
	REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
}

6922
void bnx2x_pf_disable(struct bnx2x *bp)
D
Dmitry Kravkov 已提交
6923 6924 6925 6926 6927 6928 6929 6930 6931
{
	u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
	val &= ~IGU_PF_CONF_FUNC_EN;

	REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
	REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
	REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
}

E
Eric Dumazet 已提交
6932
static void bnx2x__common_init_phy(struct bnx2x *bp)
6933 6934
{
	u32 shmem_base[2], shmem2_base[2];
Y
Yaniv Rosner 已提交
6935 6936 6937 6938
	/* Avoid common init in case MFW supports LFA */
	if (SHMEM2_RD(bp, size) >
	    (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
		return;
6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952
	shmem_base[0] =  bp->common.shmem_base;
	shmem2_base[0] = bp->common.shmem2_base;
	if (!CHIP_IS_E1x(bp)) {
		shmem_base[1] =
			SHMEM2_RD(bp, other_shmem_base_addr);
		shmem2_base[1] =
			SHMEM2_RD(bp, other_shmem2_base_addr);
	}
	bnx2x_acquire_phy_lock(bp);
	bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
			      bp->common.chip_id);
	bnx2x_release_phy_lock(bp);
}

6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983
static void bnx2x_config_endianity(struct bnx2x *bp, u32 val)
{
	REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, val);
	REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, val);
	REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, val);
	REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, val);
	REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, val);

	/* make sure this value is 0 */
	REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);

	REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, val);
	REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, val);
	REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, val);
	REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, val);
}

static void bnx2x_set_endianity(struct bnx2x *bp)
{
#ifdef __BIG_ENDIAN
	bnx2x_config_endianity(bp, 1);
#else
	bnx2x_config_endianity(bp, 0);
#endif
}

static void bnx2x_reset_endianity(struct bnx2x *bp)
{
	bnx2x_config_endianity(bp, 0);
}

6984 6985 6986 6987 6988 6989
/**
 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
 *
 * @bp:		driver handle
 */
static int bnx2x_init_hw_common(struct bnx2x *bp)
E
Eliezer Tamir 已提交
6990
{
6991
	u32 val;
E
Eliezer Tamir 已提交
6992

M
Merav Sicron 已提交
6993
	DP(NETIF_MSG_HW, "starting common init  func %d\n", BP_ABS_FUNC(bp));
E
Eliezer Tamir 已提交
6994

6995
	/*
Y
Yuval Mintz 已提交
6996
	 * take the RESET lock to protect undi_unload flow from accessing
6997 6998
	 * registers while we're resetting the chip
	 */
6999
	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
7000

E
Eilon Greenstein 已提交
7001
	bnx2x_reset_common(bp);
7002
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
E
Eliezer Tamir 已提交
7003

7004 7005 7006 7007 7008 7009 7010
	val = 0xfffc;
	if (CHIP_IS_E3(bp)) {
		val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
		val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
	}
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);

7011
	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
7012

7013
	bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
E
Eliezer Tamir 已提交
7014

7015 7016
	if (!CHIP_IS_E1x(bp)) {
		u8 abs_func_id;
D
Dmitry Kravkov 已提交
7017 7018 7019 7020 7021 7022 7023 7024

		/**
		 * 4-port mode or 2-port mode we need to turn of master-enable
		 * for everyone, after that, turn it back on for self.
		 * so, we disregard multi-function or not, and always disable
		 * for all functions on the given path, this means 0,2,4,6 for
		 * path 0 and 1,3,5,7 for path 1
		 */
7025 7026 7027
		for (abs_func_id = BP_PATH(bp);
		     abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
			if (abs_func_id == BP_ABS_FUNC(bp)) {
D
Dmitry Kravkov 已提交
7028 7029 7030 7031 7032 7033
				REG_WR(bp,
				    PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
				    1);
				continue;
			}

7034
			bnx2x_pretend_func(bp, abs_func_id);
D
Dmitry Kravkov 已提交
7035 7036 7037 7038 7039
			/* clear pf enable */
			bnx2x_pf_disable(bp);
			bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
		}
	}
E
Eliezer Tamir 已提交
7040

7041
	bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
7042 7043 7044 7045 7046
	if (CHIP_IS_E1(bp)) {
		/* enable HW interrupt from PXP on USDM overflow
		   bit 16 on INT_MASK_0 */
		REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
	}
E
Eliezer Tamir 已提交
7047

7048
	bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
7049
	bnx2x_init_pxp(bp);
7050
	bnx2x_set_endianity(bp);
7051 7052
	bnx2x_ilt_init_page_size(bp, INITOP_SET);

7053 7054
	if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
		REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
E
Eliezer Tamir 已提交
7055

7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068
	/* let the HW do it's magic ... */
	msleep(100);
	/* finish PXP init */
	val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
	if (val != 1) {
		BNX2X_ERR("PXP2 CFG failed\n");
		return -EBUSY;
	}
	val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
	if (val != 1) {
		BNX2X_ERR("PXP2 RD_INIT failed\n");
		return -EBUSY;
	}
E
Eliezer Tamir 已提交
7069

D
Dmitry Kravkov 已提交
7070 7071 7072 7073 7074
	/* Timers bug workaround E2 only. We need to set the entire ILT to
	 * have entries with value "0" and valid bit on.
	 * This needs to be done by the first PF that is loaded in a path
	 * (i.e. common phase)
	 */
7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109
	if (!CHIP_IS_E1x(bp)) {
/* In E2 there is a bug in the timers block that can cause function 6 / 7
 * (i.e. vnic3) to start even if it is marked as "scan-off".
 * This occurs when a different function (func2,3) is being marked
 * as "scan-off". Real-life scenario for example: if a driver is being
 * load-unloaded while func6,7 are down. This will cause the timer to access
 * the ilt, translate to a logical address and send a request to read/write.
 * Since the ilt for the function that is down is not valid, this will cause
 * a translation error which is unrecoverable.
 * The Workaround is intended to make sure that when this happens nothing fatal
 * will occur. The workaround:
 *	1.  First PF driver which loads on a path will:
 *		a.  After taking the chip out of reset, by using pretend,
 *		    it will write "0" to the following registers of
 *		    the other vnics.
 *		    REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
 *		    REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
 *		    REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
 *		    And for itself it will write '1' to
 *		    PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
 *		    dmae-operations (writing to pram for example.)
 *		    note: can be done for only function 6,7 but cleaner this
 *			  way.
 *		b.  Write zero+valid to the entire ILT.
 *		c.  Init the first_timers_ilt_entry, last_timers_ilt_entry of
 *		    VNIC3 (of that port). The range allocated will be the
 *		    entire ILT. This is needed to prevent  ILT range error.
 *	2.  Any PF driver load flow:
 *		a.  ILT update with the physical addresses of the allocated
 *		    logical pages.
 *		b.  Wait 20msec. - note that this timeout is needed to make
 *		    sure there are no requests in one of the PXP internal
 *		    queues with "old" ILT addresses.
 *		c.  PF enable in the PGLC.
 *		d.  Clear the was_error of the PF in the PGLC. (could have
Y
Yuval Mintz 已提交
7110
 *		    occurred while driver was down)
7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121
 *		e.  PF enable in the CFC (WEAK + STRONG)
 *		f.  Timers scan enable
 *	3.  PF driver unload flow:
 *		a.  Clear the Timers scan_en.
 *		b.  Polling for scan_on=0 for that PF.
 *		c.  Clear the PF enable bit in the PXP.
 *		d.  Clear the PF enable in the CFC (WEAK + STRONG)
 *		e.  Write zero+valid to all ILT entries (The valid bit must
 *		    stay set)
 *		f.  If this is VNIC 3 of a port then also init
 *		    first_timers_ilt_entry to zero and last_timers_ilt_entry
7122
 *		    to the last entry in the ILT.
7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137
 *
 *	Notes:
 *	Currently the PF error in the PGLC is non recoverable.
 *	In the future the there will be a recovery routine for this error.
 *	Currently attention is masked.
 *	Having an MCP lock on the load/unload process does not guarantee that
 *	there is no Timer disable during Func6/7 enable. This is because the
 *	Timers scan is currently being cleared by the MCP on FLR.
 *	Step 2.d can be done only for PF6/7 and the driver can also check if
 *	there is error before clearing it. But the flow above is simpler and
 *	more general.
 *	All ILT entries are written by zero+valid and not just PF6/7
 *	ILT entries since in the future the ILT entries allocation for
 *	PF-s might be dynamic.
 */
D
Dmitry Kravkov 已提交
7138 7139 7140 7141 7142
		struct ilt_client_info ilt_cli;
		struct bnx2x_ilt ilt;
		memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
		memset(&ilt, 0, sizeof(struct bnx2x_ilt));

7143
		/* initialize dummy TM client */
D
Dmitry Kravkov 已提交
7144 7145 7146 7147 7148 7149 7150
		ilt_cli.start = 0;
		ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
		ilt_cli.client_num = ILT_CLIENT_TM;

		/* Step 1: set zeroes to all ilt page entries with valid bit on
		 * Step 2: set the timers first/last ilt entry to point
		 * to the entire range to prevent ILT range error for 3rd/4th
Y
Yuval Mintz 已提交
7151
		 * vnic	(this code assumes existence of the vnic)
D
Dmitry Kravkov 已提交
7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167
		 *
		 * both steps performed by call to bnx2x_ilt_client_init_op()
		 * with dummy TM client
		 *
		 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
		 * and his brother are split registers
		 */
		bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
		bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
		bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));

		REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
		REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
		REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
	}

7168 7169
	REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
	REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
E
Eliezer Tamir 已提交
7170

7171
	if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
7172 7173
		int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
				(CHIP_REV_IS_FPGA(bp) ? 400 : 0);
7174
		bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
D
Dmitry Kravkov 已提交
7175

7176
		bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
D
Dmitry Kravkov 已提交
7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189

		/* let the HW do it's magic ... */
		do {
			msleep(200);
			val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
		} while (factor-- && (val != 1));

		if (val != 1) {
			BNX2X_ERR("ATC_INIT failed\n");
			return -EBUSY;
		}
	}

7190
	bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
E
Eliezer Tamir 已提交
7191

7192 7193
	bnx2x_iov_init_dmae(bp);

7194 7195
	/* clean the DMAE memory */
	bp->dmae_ready = 1;
7196 7197 7198 7199 7200 7201 7202
	bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);

	bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);

	bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);

	bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
E
Eliezer Tamir 已提交
7203

7204
	bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
E
Eliezer Tamir 已提交
7205

7206 7207 7208 7209 7210
	bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
	bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
	bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
	bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);

7211
	bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
7212

7213 7214 7215
	/* QM queues pointers table */
	bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);

7216 7217 7218
	/* soft reset pulse */
	REG_WR(bp, QM_REG_SOFT_RESET, 1);
	REG_WR(bp, QM_REG_SOFT_RESET, 0);
E
Eliezer Tamir 已提交
7219

7220 7221
	if (CNIC_SUPPORT(bp))
		bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
E
Eliezer Tamir 已提交
7222

7223
	bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
A
Ariel Elior 已提交
7224

7225
	if (!CHIP_REV_IS_SLOW(bp))
7226 7227
		/* enable hw interrupt from doorbell Q */
		REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
E
Eliezer Tamir 已提交
7228

7229
	bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
D
Dmitry Kravkov 已提交
7230

7231
	bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
7232
	REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
7233

D
Dmitry Kravkov 已提交
7234
	if (!CHIP_IS_E1(bp))
7235
		REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
D
Dmitry Kravkov 已提交
7236

B
Barak Witkowski 已提交
7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254
	if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
		if (IS_MF_AFEX(bp)) {
			/* configure that VNTag and VLAN headers must be
			 * received in afex mode
			 */
			REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
			REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
			REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
			REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
			REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
		} else {
			/* Bit-map indicating which L2 hdrs may appear
			 * after the basic Ethernet header
			 */
			REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
			       bp->path_has_ovlan ? 7 : 6);
		}
	}
E
Eliezer Tamir 已提交
7255

7256 7257 7258 7259
	bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
E
Eliezer Tamir 已提交
7260

7261 7262 7263 7264 7265 7266 7267 7268
	if (!CHIP_IS_E1x(bp)) {
		/* reset VFC memories */
		REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
			   VFC_MEMORIES_RST_REG_CAM_RST |
			   VFC_MEMORIES_RST_REG_RAM_RST);
		REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
			   VFC_MEMORIES_RST_REG_CAM_RST |
			   VFC_MEMORIES_RST_REG_RAM_RST);
E
Eliezer Tamir 已提交
7269

7270 7271
		msleep(20);
	}
E
Eliezer Tamir 已提交
7272

7273 7274 7275 7276
	bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
D
Dmitry Kravkov 已提交
7277

7278 7279 7280 7281 7282
	/* sync semi rtc */
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
	       0x80000000);
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
	       0x80000000);
E
Eliezer Tamir 已提交
7283

7284 7285 7286
	bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
E
Eliezer Tamir 已提交
7287

B
Barak Witkowski 已提交
7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302
	if (!CHIP_IS_E1x(bp)) {
		if (IS_MF_AFEX(bp)) {
			/* configure that VNTag and VLAN headers must be
			 * sent in afex mode
			 */
			REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
			REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
			REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
			REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
			REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
		} else {
			REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
			       bp->path_has_ovlan ? 7 : 6);
		}
	}
D
Dmitry Kravkov 已提交
7303

7304
	REG_WR(bp, SRC_REG_SOFT_RST, 1);
D
Dmitry Kravkov 已提交
7305

7306 7307
	bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);

7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319
	if (CNIC_SUPPORT(bp)) {
		REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
		REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
		REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
		REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
		REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
		REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
		REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
		REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
		REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
		REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
	}
7320
	REG_WR(bp, SRC_REG_SOFT_RST, 0);
E
Eliezer Tamir 已提交
7321

7322 7323
	if (sizeof(union cdu_context) != 1024)
		/* we currently assume that a context is 1024 bytes */
M
Merav Sicron 已提交
7324 7325 7326
		dev_alert(&bp->pdev->dev,
			  "please adjust the size of cdu_context(%ld)\n",
			  (long)sizeof(union cdu_context));
E
Eliezer Tamir 已提交
7327

7328
	bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
7329 7330
	val = (4 << 24) + (0 << 12) + 1024;
	REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
E
Eliezer Tamir 已提交
7331

7332
	bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
7333
	REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
E
Eilon Greenstein 已提交
7334 7335 7336 7337 7338
	/* enable context validation interrupt from CFC */
	REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);

	/* set the thresholds to prevent CFC/CDU race */
	REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
E
Eliezer Tamir 已提交
7339

7340
	bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
D
Dmitry Kravkov 已提交
7341

7342
	if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
D
Dmitry Kravkov 已提交
7343 7344
		REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);

7345 7346
	bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
	bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
E
Eliezer Tamir 已提交
7347

7348 7349 7350
	/* Reset PCIE errors for debug */
	REG_WR(bp, 0x2814, 0xffffffff);
	REG_WR(bp, 0x3820, 0xffffffff);
E
Eliezer Tamir 已提交
7351

7352
	if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365
		REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
			   (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
				PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
		REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
			   (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
				PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
				PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
		REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
			   (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
				PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
				PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
	}

7366
	bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
D
Dmitry Kravkov 已提交
7367
	if (!CHIP_IS_E1(bp)) {
7368 7369 7370
		/* in E3 this done in per-port section */
		if (!CHIP_IS_E3(bp))
			REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
D
Dmitry Kravkov 已提交
7371
	}
7372 7373 7374
	if (CHIP_IS_E1H(bp))
		/* not applicable for E2 (and above ...) */
		REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395

	if (CHIP_REV_IS_SLOW(bp))
		msleep(200);

	/* finish CFC init */
	val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
	if (val != 1) {
		BNX2X_ERR("CFC LL_INIT failed\n");
		return -EBUSY;
	}
	val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
	if (val != 1) {
		BNX2X_ERR("CFC AC_INIT failed\n");
		return -EBUSY;
	}
	val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
	if (val != 1) {
		BNX2X_ERR("CFC CAM_INIT failed\n");
		return -EBUSY;
	}
	REG_WR(bp, CFC_REG_DEBUG0, 0);
E
Eliezer Tamir 已提交
7396

D
Dmitry Kravkov 已提交
7397 7398 7399 7400 7401
	if (CHIP_IS_E1(bp)) {
		/* read NIG statistic
		   to see if this is our first up since powerup */
		bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
		val = *bnx2x_sp(bp, wb_data[0]);
7402

D
Dmitry Kravkov 已提交
7403 7404 7405 7406 7407
		/* do internal memory self test */
		if ((val == 0) && bnx2x_int_mem_test(bp)) {
			BNX2X_ERR("internal mem self test failed\n");
			return -EBUSY;
		}
7408 7409
	}

E
Eilon Greenstein 已提交
7410 7411
	bnx2x_setup_fan_failure_detection(bp);

7412 7413
	/* clear PXP2 attentions */
	REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
E
Eliezer Tamir 已提交
7414

7415
	bnx2x_enable_blocks_attention(bp);
7416
	bnx2x_enable_blocks_parity(bp);
E
Eliezer Tamir 已提交
7417

Y
Yaniv Rosner 已提交
7418
	if (!BP_NOMCP(bp)) {
7419 7420
		if (CHIP_IS_E1x(bp))
			bnx2x__common_init_phy(bp);
Y
Yaniv Rosner 已提交
7421 7422 7423
	} else
		BNX2X_ERR("Bootcode is missing - can not initialize link\n");

7424 7425
	return 0;
}
E
Eliezer Tamir 已提交
7426

7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445
/**
 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
 *
 * @bp:		driver handle
 */
static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
{
	int rc = bnx2x_init_hw_common(bp);

	if (rc)
		return rc;

	/* In E2 2-PORT mode, same ext phy is used for the two paths */
	if (!BP_NOMCP(bp))
		bnx2x__common_init_phy(bp);

	return 0;
}

7446
static int bnx2x_init_hw_port(struct bnx2x *bp)
7447 7448
{
	int port = BP_PORT(bp);
7449
	int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
7450
	u32 low, high;
7451
	u32 val, reg;
E
Eliezer Tamir 已提交
7452

M
Merav Sicron 已提交
7453
	DP(NETIF_MSG_HW, "starting port init  port %d\n", port);
7454 7455

	REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
E
Eliezer Tamir 已提交
7456

7457 7458 7459
	bnx2x_init_block(bp, BLOCK_MISC, init_phase);
	bnx2x_init_block(bp, BLOCK_PXP, init_phase);
	bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
E
Eilon Greenstein 已提交
7460

D
Dmitry Kravkov 已提交
7461 7462 7463 7464 7465
	/* Timers bug workaround: disables the pf_master bit in pglue at
	 * common phase, we need to enable it here before any dmae access are
	 * attempted. Therefore we manually added the enable-master to the
	 * port phase (it also happens in the function phase)
	 */
7466
	if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
7467 7468
		REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);

7469 7470 7471 7472 7473 7474 7475 7476 7477
	bnx2x_init_block(bp, BLOCK_ATC, init_phase);
	bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
	bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
	bnx2x_init_block(bp, BLOCK_QM, init_phase);

	bnx2x_init_block(bp, BLOCK_TCM, init_phase);
	bnx2x_init_block(bp, BLOCK_UCM, init_phase);
	bnx2x_init_block(bp, BLOCK_CCM, init_phase);
	bnx2x_init_block(bp, BLOCK_XCM, init_phase);
E
Eliezer Tamir 已提交
7478

7479 7480
	/* QM cid (connection) count */
	bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
E
Eliezer Tamir 已提交
7481

7482 7483 7484 7485 7486
	if (CNIC_SUPPORT(bp)) {
		bnx2x_init_block(bp, BLOCK_TM, init_phase);
		REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
		REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
	}
V
Vladislav Zolotarov 已提交
7487

7488
	bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
D
Dmitry Kravkov 已提交
7489

7490 7491
	bnx2x_init_block(bp, BLOCK_BRB1, init_phase);

D
Dmitry Kravkov 已提交
7492
	if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507

		if (IS_MF(bp))
			low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
		else if (bp->dev->mtu > 4096) {
			if (bp->flags & ONE_PORT_FLAG)
				low = 160;
			else {
				val = bp->dev->mtu;
				/* (24*1024 + val*4)/256 */
				low = 96 + (val/64) +
						((val % 64) ? 1 : 0);
			}
		} else
			low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
		high = low + 56;	/* 14*1024/256 */
D
Dmitry Kravkov 已提交
7508 7509
		REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
		REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7510 7511
	}

7512 7513 7514 7515
	if (CHIP_MODE_IS_4_PORT(bp))
		REG_WR(bp, (BP_PORT(bp) ?
			    BRB1_REG_MAC_GUARANTIED_1 :
			    BRB1_REG_MAC_GUARANTIED_0), 40);
7516

7517
	bnx2x_init_block(bp, BLOCK_PRS, init_phase);
B
Barak Witkowski 已提交
7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539 7540
	if (CHIP_IS_E3B0(bp)) {
		if (IS_MF_AFEX(bp)) {
			/* configure headers for AFEX mode */
			REG_WR(bp, BP_PORT(bp) ?
			       PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
			       PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
			REG_WR(bp, BP_PORT(bp) ?
			       PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
			       PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
			REG_WR(bp, BP_PORT(bp) ?
			       PRS_REG_MUST_HAVE_HDRS_PORT_1 :
			       PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
		} else {
			/* Ovlan exists only if we are in multi-function +
			 * switch-dependent mode, in switch-independent there
			 * is no ovlan headers
			 */
			REG_WR(bp, BP_PORT(bp) ?
			       PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
			       PRS_REG_HDRS_AFTER_BASIC_PORT_0,
			       (bp->path_has_ovlan ? 7 : 6));
		}
	}
E
Eilon Greenstein 已提交
7541

7542 7543 7544 7545
	bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
	bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
	bnx2x_init_block(bp, BLOCK_USDM, init_phase);
	bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
E
Eilon Greenstein 已提交
7546

7547 7548 7549 7550
	bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
	bnx2x_init_block(bp, BLOCK_USEM, init_phase);
	bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
	bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7551

7552 7553
	bnx2x_init_block(bp, BLOCK_UPB, init_phase);
	bnx2x_init_block(bp, BLOCK_XPB, init_phase);
E
Eliezer Tamir 已提交
7554

7555 7556 7557
	bnx2x_init_block(bp, BLOCK_PBF, init_phase);

	if (CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
7558 7559
		/* configure PBF to work without PAUSE mtu 9000 */
		REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
E
Eliezer Tamir 已提交
7560

D
Dmitry Kravkov 已提交
7561 7562 7563 7564
		/* update threshold */
		REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
		/* update init credit */
		REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
E
Eliezer Tamir 已提交
7565

D
Dmitry Kravkov 已提交
7566 7567 7568 7569 7570
		/* probe changes */
		REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
		udelay(50);
		REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
	}
E
Eliezer Tamir 已提交
7571

7572 7573 7574
	if (CNIC_SUPPORT(bp))
		bnx2x_init_block(bp, BLOCK_SRC, init_phase);

7575 7576
	bnx2x_init_block(bp, BLOCK_CDU, init_phase);
	bnx2x_init_block(bp, BLOCK_CFC, init_phase);
7577 7578 7579 7580 7581

	if (CHIP_IS_E1(bp)) {
		REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
		REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
	}
7582
	bnx2x_init_block(bp, BLOCK_HC, init_phase);
7583

7584
	bnx2x_init_block(bp, BLOCK_IGU, init_phase);
D
Dmitry Kravkov 已提交
7585

7586
	bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
7587
	/* init aeu_mask_attn_func_0/1:
7588 7589
	 *  - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
	 *  - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
7590
	 *             bits 4-7 are used for "per vn group attention" */
V
Vladislav Zolotarov 已提交
7591 7592 7593 7594
	val = IS_MF(bp) ? 0xF7 : 0x7;
	/* Enable DCBX attention for all but E1 */
	val |= CHIP_IS_E1(bp) ? 0 : 0x10;
	REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
7595

7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606
	/* SCPAD_PARITY should NOT trigger close the gates */
	reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
	REG_WR(bp, reg,
	       REG_RD(bp, reg) &
	       ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);

	reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
	REG_WR(bp, reg,
	       REG_RD(bp, reg) &
	       ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);

7607 7608 7609 7610 7611 7612
	bnx2x_init_block(bp, BLOCK_NIG, init_phase);

	if (!CHIP_IS_E1x(bp)) {
		/* Bit-map indicating which L2 hdrs may appear after the
		 * basic Ethernet header
		 */
B
Barak Witkowski 已提交
7613 7614 7615 7616 7617 7618 7619 7620 7621
		if (IS_MF_AFEX(bp))
			REG_WR(bp, BP_PORT(bp) ?
			       NIG_REG_P1_HDRS_AFTER_BASIC :
			       NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
		else
			REG_WR(bp, BP_PORT(bp) ?
			       NIG_REG_P1_HDRS_AFTER_BASIC :
			       NIG_REG_P0_HDRS_AFTER_BASIC,
			       IS_MF_SD(bp) ? 7 : 6);
7622 7623 7624 7625 7626 7627 7628 7629

		if (CHIP_IS_E3(bp))
			REG_WR(bp, BP_PORT(bp) ?
				   NIG_REG_LLH1_MF_MODE :
				   NIG_REG_LLH_MF_MODE, IS_MF(bp));
	}
	if (!CHIP_IS_E3(bp))
		REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
7630

D
Dmitry Kravkov 已提交
7631
	if (!CHIP_IS_E1(bp)) {
D
Dmitry Kravkov 已提交
7632
		/* 0x2 disable mf_ov, 0x1 enable */
7633
		REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
7634
		       (IS_MF_SD(bp) ? 0x1 : 0x2));
7635

7636
		if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
7637 7638 7639 7640 7641 7642
			val = 0;
			switch (bp->mf_mode) {
			case MULTI_FUNCTION_SD:
				val = 1;
				break;
			case MULTI_FUNCTION_SI:
B
Barak Witkowski 已提交
7643
			case MULTI_FUNCTION_AFEX:
D
Dmitry Kravkov 已提交
7644 7645 7646 7647 7648 7649 7650
				val = 2;
				break;
			}

			REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
						  NIG_REG_LLH0_CLS_TYPE), val);
		}
7651 7652 7653 7654 7655
		{
			REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
			REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
			REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
		}
7656 7657
	}

7658 7659
	/* If SPIO5 is set to generate interrupts, enable it for this port */
	val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
7660
	if (val & MISC_SPIO_SPIO5) {
E
Eilon Greenstein 已提交
7661 7662 7663
		u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
				       MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
		val = REG_RD(bp, reg_addr);
E
Eliezer Tamir 已提交
7664
		val |= AEU_INPUTS_ATTN_BITS_SPIO5;
E
Eilon Greenstein 已提交
7665
		REG_WR(bp, reg_addr, val);
E
Eliezer Tamir 已提交
7666
	}
E
Eliezer Tamir 已提交
7667

7668 7669 7670 7671 7672 7673
	return 0;
}

static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
{
	int reg;
7674
	u32 wb_write[2];
7675

D
Dmitry Kravkov 已提交
7676
	if (CHIP_IS_E1(bp))
7677
		reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
D
Dmitry Kravkov 已提交
7678 7679
	else
		reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
7680

7681 7682 7683
	wb_write[0] = ONCHIP_ADDR1(addr);
	wb_write[1] = ONCHIP_ADDR2(addr);
	REG_WR_DMAE(bp, reg, wb_write, 2);
7684 7685
}

7686
void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
E
Eric Dumazet 已提交
7687 7688 7689 7690 7691 7692
{
	u32 data, ctl, cnt = 100;
	u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
	u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
	u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
	u32 sb_bit =  1 << (idu_sb_id%32);
7693
	u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
E
Eric Dumazet 已提交
7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731
	u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;

	/* Not supported in BC mode */
	if (CHIP_INT_MODE_IS_BC(bp))
		return;

	data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
			<< IGU_REGULAR_CLEANUP_TYPE_SHIFT)	|
		IGU_REGULAR_CLEANUP_SET				|
		IGU_REGULAR_BCLEANUP;

	ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT		|
	      func_encode << IGU_CTRL_REG_FID_SHIFT		|
	      IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;

	DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
			 data, igu_addr_data);
	REG_WR(bp, igu_addr_data, data);
	mmiowb();
	barrier();
	DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
			  ctl, igu_addr_ctl);
	REG_WR(bp, igu_addr_ctl, ctl);
	mmiowb();
	barrier();

	/* wait for clean up to finish */
	while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
		msleep(20);

	if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
		DP(NETIF_MSG_HW,
		   "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
			  idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
	}
}

static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
D
Dmitry Kravkov 已提交
7732
{
7733
	bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
D
Dmitry Kravkov 已提交
7734 7735
}

E
Eric Dumazet 已提交
7736
static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
D
Dmitry Kravkov 已提交
7737 7738 7739 7740 7741 7742
{
	u32 i, base = FUNC_ILT_BASE(func);
	for (i = base; i < base + ILT_PER_FUNC; i++)
		bnx2x_ilt_wr(bp, i, 0);
}

7743
static void bnx2x_init_searcher(struct bnx2x *bp)
7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765
{
	int port = BP_PORT(bp);
	bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
	/* T1 hash bits value determines the T1 number of entries */
	REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
}

static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
{
	int rc;
	struct bnx2x_func_state_params func_params = {NULL};
	struct bnx2x_func_switch_update_params *switch_update_params =
		&func_params.params.switch_update;

	/* Prepare parameters for function state transitions */
	__set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
	__set_bit(RAMROD_RETRY, &func_params.ramrod_flags);

	func_params.f_obj = &bp->func_obj;
	func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;

	/* Function parameters */
D
Dmitry Kravkov 已提交
7766 7767 7768 7769 7770
	__set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
		  &switch_update_params->changes);
	if (suspend)
		__set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
			  &switch_update_params->changes);
7771 7772 7773 7774 7775 7776

	rc = bnx2x_func_state_change(bp, &func_params);

	return rc;
}

7777
static int bnx2x_reset_nic_mode(struct bnx2x *bp)
7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855
{
	int rc, i, port = BP_PORT(bp);
	int vlan_en = 0, mac_en[NUM_MACS];

	/* Close input from network */
	if (bp->mf_mode == SINGLE_FUNCTION) {
		bnx2x_set_rx_filter(&bp->link_params, 0);
	} else {
		vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
				   NIG_REG_LLH0_FUNC_EN);
		REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
			  NIG_REG_LLH0_FUNC_EN, 0);
		for (i = 0; i < NUM_MACS; i++) {
			mac_en[i] = REG_RD(bp, port ?
					     (NIG_REG_LLH1_FUNC_MEM_ENABLE +
					      4 * i) :
					     (NIG_REG_LLH0_FUNC_MEM_ENABLE +
					      4 * i));
			REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
					      4 * i) :
				  (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
		}
	}

	/* Close BMC to host */
	REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
	       NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);

	/* Suspend Tx switching to the PF. Completion of this ramrod
	 * further guarantees that all the packets of that PF / child
	 * VFs in BRB were processed by the Parser, so it is safe to
	 * change the NIC_MODE register.
	 */
	rc = bnx2x_func_switch_update(bp, 1);
	if (rc) {
		BNX2X_ERR("Can't suspend tx-switching!\n");
		return rc;
	}

	/* Change NIC_MODE register */
	REG_WR(bp, PRS_REG_NIC_MODE, 0);

	/* Open input from network */
	if (bp->mf_mode == SINGLE_FUNCTION) {
		bnx2x_set_rx_filter(&bp->link_params, 1);
	} else {
		REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
			  NIG_REG_LLH0_FUNC_EN, vlan_en);
		for (i = 0; i < NUM_MACS; i++) {
			REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
					      4 * i) :
				  (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
				  mac_en[i]);
		}
	}

	/* Enable BMC to host */
	REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
	       NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);

	/* Resume Tx switching to the PF */
	rc = bnx2x_func_switch_update(bp, 0);
	if (rc) {
		BNX2X_ERR("Can't resume tx-switching!\n");
		return rc;
	}

	DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
	return 0;
}

int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
{
	int rc;

	bnx2x_ilt_init_op_cnic(bp, INITOP_SET);

	if (CONFIGURE_NIC_MODE(bp)) {
7856
		/* Configure searcher as part of function hw init */
7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868
		bnx2x_init_searcher(bp);

		/* Reset NIC mode */
		rc = bnx2x_reset_nic_mode(bp);
		if (rc)
			BNX2X_ERR("Can't change NIC mode!\n");
		return rc;
	}

	return 0;
}

Y
Yuval Mintz 已提交
7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882
/* previous driver DMAE transaction may have occurred when pre-boot stage ended
 * and boot began, or when kdump kernel was loaded. Either case would invalidate
 * the addresses of the transaction, resulting in was-error bit set in the pci
 * causing all hw-to-host pcie transactions to timeout. If this happened we want
 * to clear the interrupt which detected this from the pglueb and the was done
 * bit
 */
static void bnx2x_clean_pglue_errors(struct bnx2x *bp)
{
	if (!CHIP_IS_E1x(bp))
		REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
		       1 << BP_ABS_FUNC(bp));
}

7883
static int bnx2x_init_hw_func(struct bnx2x *bp)
7884 7885 7886
{
	int port = BP_PORT(bp);
	int func = BP_FUNC(bp);
7887
	int init_phase = PHASE_PF0 + func;
7888 7889
	struct bnx2x_ilt *ilt = BP_ILT(bp);
	u16 cdu_ilt_start;
E
Eilon Greenstein 已提交
7890
	u32 addr, val;
7891
	u32 main_mem_base, main_mem_size, main_mem_prty_clr;
7892
	int i, main_mem_width, rc;
7893

M
Merav Sicron 已提交
7894
	DP(NETIF_MSG_HW, "starting func init  func %d\n", func);
7895

7896
	/* FLR cleanup - hmmm */
7897 7898
	if (!CHIP_IS_E1x(bp)) {
		rc = bnx2x_pf_flr_clnup(bp);
7899 7900
		if (rc) {
			bnx2x_fw_dump(bp);
7901
			return rc;
7902
		}
7903
	}
7904

E
Eilon Greenstein 已提交
7905
	/* set MSI reconfigure capability */
D
Dmitry Kravkov 已提交
7906 7907 7908 7909 7910 7911
	if (bp->common.int_block == INT_BLOCK_HC) {
		addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
		val = REG_RD(bp, addr);
		val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
		REG_WR(bp, addr, val);
	}
E
Eilon Greenstein 已提交
7912

7913 7914 7915
	bnx2x_init_block(bp, BLOCK_PXP, init_phase);
	bnx2x_init_block(bp, BLOCK_PXP2, init_phase);

7916 7917
	ilt = BP_ILT(bp);
	cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
7918

7919 7920 7921 7922 7923 7924 7925 7926
	if (IS_SRIOV(bp))
		cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
	cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);

	/* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
	 * those of the VFs, so start line should be reset
	 */
	cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
7927
	for (i = 0; i < L2_ILT_LINES(bp); i++) {
M
Merav Sicron 已提交
7928
		ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
7929
		ilt->lines[cdu_ilt_start + i].page_mapping =
M
Merav Sicron 已提交
7930 7931
			bp->context[i].cxt_mapping;
		ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
7932
	}
7933

7934
	bnx2x_ilt_init_op(bp, INITOP_SET);
D
Dmitry Kravkov 已提交
7935

7936 7937 7938 7939 7940 7941 7942
	if (!CONFIGURE_NIC_MODE(bp)) {
		bnx2x_init_searcher(bp);
		REG_WR(bp, PRS_REG_NIC_MODE, 0);
		DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
	} else {
		/* Set NIC mode */
		REG_WR(bp, PRS_REG_NIC_MODE, 1);
Y
Yuval Mintz 已提交
7943
		DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
7944
	}
7945

7946
	if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
7947 7948 7949 7950 7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970
		u32 pf_conf = IGU_PF_CONF_FUNC_EN;

		/* Turn on a single ISR mode in IGU if driver is going to use
		 * INT#x or MSI
		 */
		if (!(bp->flags & USING_MSIX_FLAG))
			pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
		/*
		 * Timers workaround bug: function init part.
		 * Need to wait 20msec after initializing ILT,
		 * needed to make sure there are no requests in
		 * one of the PXP internal queues with "old" ILT addresses
		 */
		msleep(20);
		/*
		 * Master enable - Due to WB DMAE writes performed before this
		 * register is re-initialized as part of the regular function
		 * init
		 */
		REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
		/* Enable the function in IGU */
		REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
	}

7971
	bp->dmae_ready = 1;
7972

7973
	bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7974

Y
Yuval Mintz 已提交
7975
	bnx2x_clean_pglue_errors(bp);
D
Dmitry Kravkov 已提交
7976

7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991
	bnx2x_init_block(bp, BLOCK_ATC, init_phase);
	bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
	bnx2x_init_block(bp, BLOCK_NIG, init_phase);
	bnx2x_init_block(bp, BLOCK_SRC, init_phase);
	bnx2x_init_block(bp, BLOCK_MISC, init_phase);
	bnx2x_init_block(bp, BLOCK_TCM, init_phase);
	bnx2x_init_block(bp, BLOCK_UCM, init_phase);
	bnx2x_init_block(bp, BLOCK_CCM, init_phase);
	bnx2x_init_block(bp, BLOCK_XCM, init_phase);
	bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
	bnx2x_init_block(bp, BLOCK_USEM, init_phase);
	bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
	bnx2x_init_block(bp, BLOCK_XSEM, init_phase);

	if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
7992 7993
		REG_WR(bp, QM_REG_PF_EN, 1);

7994 7995 7996 7997 7998 7999 8000 8001 8002 8003
	if (!CHIP_IS_E1x(bp)) {
		REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
		REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
		REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
		REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
	}
	bnx2x_init_block(bp, BLOCK_QM, init_phase);

	bnx2x_init_block(bp, BLOCK_TM, init_phase);
	bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
8004
	REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
8005 8006 8007

	bnx2x_iov_init_dq(bp);

8008 8009 8010 8011 8012 8013 8014 8015 8016 8017
	bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
	bnx2x_init_block(bp, BLOCK_PRS, init_phase);
	bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
	bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
	bnx2x_init_block(bp, BLOCK_USDM, init_phase);
	bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
	bnx2x_init_block(bp, BLOCK_UPB, init_phase);
	bnx2x_init_block(bp, BLOCK_XPB, init_phase);
	bnx2x_init_block(bp, BLOCK_PBF, init_phase);
	if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
8018 8019
		REG_WR(bp, PBF_REG_DISABLE_PF, 0);

8020
	bnx2x_init_block(bp, BLOCK_CDU, init_phase);
8021

8022
	bnx2x_init_block(bp, BLOCK_CFC, init_phase);
8023

8024
	if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
8025 8026
		REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);

D
Dmitry Kravkov 已提交
8027
	if (IS_MF(bp)) {
8028 8029 8030 8031 8032
		if (!(IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))) {
			REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
			REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port * 8,
			       bp->mf_ov);
		}
8033 8034
	}

8035
	bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
8036

8037
	/* HC init per function */
D
Dmitry Kravkov 已提交
8038 8039 8040 8041 8042 8043 8044
	if (bp->common.int_block == INT_BLOCK_HC) {
		if (CHIP_IS_E1H(bp)) {
			REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);

			REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
			REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
		}
8045
		bnx2x_init_block(bp, BLOCK_HC, init_phase);
D
Dmitry Kravkov 已提交
8046 8047 8048 8049

	} else {
		int num_segs, sb_idx, prod_offset;

8050 8051
		REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);

8052
		if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
8053 8054 8055 8056
			REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
			REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
		}

8057
		bnx2x_init_block(bp, BLOCK_IGU, init_phase);
D
Dmitry Kravkov 已提交
8058

8059
		if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106
			int dsb_idx = 0;
			/**
			 * Producer memory:
			 * E2 mode: address 0-135 match to the mapping memory;
			 * 136 - PF0 default prod; 137 - PF1 default prod;
			 * 138 - PF2 default prod; 139 - PF3 default prod;
			 * 140 - PF0 attn prod;    141 - PF1 attn prod;
			 * 142 - PF2 attn prod;    143 - PF3 attn prod;
			 * 144-147 reserved.
			 *
			 * E1.5 mode - In backward compatible mode;
			 * for non default SB; each even line in the memory
			 * holds the U producer and each odd line hold
			 * the C producer. The first 128 producers are for
			 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
			 * producers are for the DSB for each PF.
			 * Each PF has five segments: (the order inside each
			 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
			 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
			 * 144-147 attn prods;
			 */
			/* non-default-status-blocks */
			num_segs = CHIP_INT_MODE_IS_BC(bp) ?
				IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
			for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
				prod_offset = (bp->igu_base_sb + sb_idx) *
					num_segs;

				for (i = 0; i < num_segs; i++) {
					addr = IGU_REG_PROD_CONS_MEMORY +
							(prod_offset + i) * 4;
					REG_WR(bp, addr, 0);
				}
				/* send consumer update with value 0 */
				bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
					     USTORM_ID, 0, IGU_INT_NOP, 1);
				bnx2x_igu_clear_sb(bp,
						   bp->igu_base_sb + sb_idx);
			}

			/* default-status-blocks */
			num_segs = CHIP_INT_MODE_IS_BC(bp) ?
				IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;

			if (CHIP_MODE_IS_4_PORT(bp))
				dsb_idx = BP_FUNC(bp);
			else
8107
				dsb_idx = BP_VN(bp);
D
Dmitry Kravkov 已提交
8108 8109 8110 8111 8112

			prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
				       IGU_BC_BASE_DSB_PROD + dsb_idx :
				       IGU_NORM_BASE_DSB_PROD + dsb_idx);

8113 8114 8115 8116
			/*
			 * igu prods come in chunks of E1HVN_MAX (4) -
			 * does not matters what is the current chip mode
			 */
D
Dmitry Kravkov 已提交
8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142
			for (i = 0; i < (num_segs * E1HVN_MAX);
			     i += E1HVN_MAX) {
				addr = IGU_REG_PROD_CONS_MEMORY +
							(prod_offset + i)*4;
				REG_WR(bp, addr, 0);
			}
			/* send consumer update with 0 */
			if (CHIP_INT_MODE_IS_BC(bp)) {
				bnx2x_ack_sb(bp, bp->igu_dsb_id,
					     USTORM_ID, 0, IGU_INT_NOP, 1);
				bnx2x_ack_sb(bp, bp->igu_dsb_id,
					     CSTORM_ID, 0, IGU_INT_NOP, 1);
				bnx2x_ack_sb(bp, bp->igu_dsb_id,
					     XSTORM_ID, 0, IGU_INT_NOP, 1);
				bnx2x_ack_sb(bp, bp->igu_dsb_id,
					     TSTORM_ID, 0, IGU_INT_NOP, 1);
				bnx2x_ack_sb(bp, bp->igu_dsb_id,
					     ATTENTION_ID, 0, IGU_INT_NOP, 1);
			} else {
				bnx2x_ack_sb(bp, bp->igu_dsb_id,
					     USTORM_ID, 0, IGU_INT_NOP, 1);
				bnx2x_ack_sb(bp, bp->igu_dsb_id,
					     ATTENTION_ID, 0, IGU_INT_NOP, 1);
			}
			bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);

8143
			/* !!! These should become driver const once
D
Dmitry Kravkov 已提交
8144 8145 8146 8147 8148 8149 8150 8151
			   rf-tool supports split-68 const */
			REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
			REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
			REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
			REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
			REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
			REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
		}
8152 8153
	}

E
Eliezer Tamir 已提交
8154
	/* Reset PCIE errors for debug */
E
Eliezer Tamir 已提交
8155 8156
	REG_WR(bp, 0x2114, 0xffffffff);
	REG_WR(bp, 0x2120, 0xffffffff);
8157

8158 8159 8160 8161 8162 8163 8164 8165 8166
	if (CHIP_IS_E1x(bp)) {
		main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
		main_mem_base = HC_REG_MAIN_MEMORY +
				BP_PORT(bp) * (main_mem_size * 4);
		main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
		main_mem_width = 8;

		val = REG_RD(bp, main_mem_prty_clr);
		if (val)
M
Merav Sicron 已提交
8167 8168 8169
			DP(NETIF_MSG_HW,
			   "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
			   val);
8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182

		/* Clear "false" parity errors in MSI-X table */
		for (i = main_mem_base;
		     i < main_mem_base + main_mem_size * 4;
		     i += main_mem_width) {
			bnx2x_read_dmae(bp, i, main_mem_width / 4);
			bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
					 i, main_mem_width / 4);
		}
		/* Clear HC parity attention */
		REG_RD(bp, main_mem_prty_clr);
	}

8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194
#ifdef BNX2X_STOP_ON_ERROR
	/* Enable STORMs SP logging */
	REG_WR8(bp, BAR_USTRORM_INTMEM +
	       USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
	REG_WR8(bp, BAR_TSTRORM_INTMEM +
	       TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
	REG_WR8(bp, BAR_CSTRORM_INTMEM +
	       CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
	REG_WR8(bp, BAR_XSTRORM_INTMEM +
	       XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
#endif

Y
Yaniv Rosner 已提交
8195
	bnx2x_phy_probe(&bp->link_params);
D
Dmitry Kravkov 已提交
8196

8197 8198 8199
	return 0;
}

8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213
void bnx2x_free_mem_cnic(struct bnx2x *bp)
{
	bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);

	if (!CHIP_IS_E1x(bp))
		BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
			       sizeof(struct host_hc_status_block_e2));
	else
		BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
			       sizeof(struct host_hc_status_block_e1x));

	BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
}

D
Dmitry Kravkov 已提交
8214
void bnx2x_free_mem(struct bnx2x *bp)
E
Eliezer Tamir 已提交
8215
{
M
Merav Sicron 已提交
8216 8217
	int i;

8218 8219 8220
	BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
		       bp->fw_stats_data_sz + bp->fw_stats_req_sz);

A
Ariel Elior 已提交
8221 8222 8223 8224 8225 8226
	if (IS_VF(bp))
		return;

	BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
		       sizeof(struct host_sp_status_block));

E
Eliezer Tamir 已提交
8227
	BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
8228
		       sizeof(struct bnx2x_slowpath));
E
Eliezer Tamir 已提交
8229

M
Merav Sicron 已提交
8230 8231 8232
	for (i = 0; i < L2_ILT_LINES(bp); i++)
		BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
			       bp->context[i].size);
8233 8234 8235
	bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);

	BNX2X_FREE(bp->ilt->lines);
D
Dmitry Kravkov 已提交
8236

8237
	BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
E
Eliezer Tamir 已提交
8238

8239 8240
	BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
		       BCM_PAGE_SIZE * NUM_EQ_PAGES);
8241

8242 8243
	BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);

8244
	bnx2x_iov_free_mem(bp);
8245 8246
}

8247
int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
E
Eliezer Tamir 已提交
8248
{
8249
	if (!CHIP_IS_E1x(bp)) {
8250
		/* size = the status block + ramrod buffers */
8251 8252 8253 8254 8255 8256 8257 8258 8259 8260
		bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
						    sizeof(struct host_hc_status_block_e2));
		if (!bp->cnic_sb.e2_sb)
			goto alloc_mem_err;
	} else {
		bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
						     sizeof(struct host_hc_status_block_e1x));
		if (!bp->cnic_sb.e1x_sb)
			goto alloc_mem_err;
	}
E
Eilon Greenstein 已提交
8261

8262
	if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
8263
		/* allocate searcher T2 table, as it wasn't allocated before */
8264 8265 8266 8267
		bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
		if (!bp->t2)
			goto alloc_mem_err;
	}
8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286

	/* write address to which L5 should insert its values */
	bp->cnic_eth_dev.addr_drv_info_to_mcp =
		&bp->slowpath->drv_info_to_mcp;

	if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
		goto alloc_mem_err;

	return 0;

alloc_mem_err:
	bnx2x_free_mem_cnic(bp);
	BNX2X_ERR("Can't allocate memory\n");
	return -ENOMEM;
}

int bnx2x_alloc_mem(struct bnx2x *bp)
{
	int i, allocated, context_size;
E
Eliezer Tamir 已提交
8287

8288
	if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
8289
		/* allocate searcher T2 table */
8290 8291 8292 8293
		bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
		if (!bp->t2)
			goto alloc_mem_err;
	}
E
Eilon Greenstein 已提交
8294

8295 8296 8297 8298
	bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
					     sizeof(struct host_sp_status_block));
	if (!bp->def_status_blk)
		goto alloc_mem_err;
E
Eliezer Tamir 已提交
8299

8300 8301 8302 8303
	bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
				       sizeof(struct bnx2x_slowpath));
	if (!bp->slowpath)
		goto alloc_mem_err;
E
Eliezer Tamir 已提交
8304

M
Merav Sicron 已提交
8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318
	/* Allocate memory for CDU context:
	 * This memory is allocated separately and not in the generic ILT
	 * functions because CDU differs in few aspects:
	 * 1. There are multiple entities allocating memory for context -
	 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
	 * its own ILT lines.
	 * 2. Since CDU page-size is not a single 4KB page (which is the case
	 * for the other ILT clients), to be efficient we want to support
	 * allocation of sub-page-size in the last entry.
	 * 3. Context pointers are used by the driver to pass to FW / update
	 * the context (for the other ILT clients the pointers are used just to
	 * free the memory during unload).
	 */
	context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
8319

M
Merav Sicron 已提交
8320 8321 8322
	for (i = 0, allocated = 0; allocated < context_size; i++) {
		bp->context[i].size = min(CDU_ILT_PAGE_SZ,
					  (context_size - allocated));
8323 8324 8325 8326
		bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
						      bp->context[i].size);
		if (!bp->context[i].vcxt)
			goto alloc_mem_err;
M
Merav Sicron 已提交
8327 8328
		allocated += bp->context[i].size;
	}
8329 8330 8331 8332
	bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
				 GFP_KERNEL);
	if (!bp->ilt->lines)
		goto alloc_mem_err;
8333

8334 8335
	if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
		goto alloc_mem_err;
8336

8337 8338 8339
	if (bnx2x_iov_alloc_mem(bp))
		goto alloc_mem_err;

D
Dmitry Kravkov 已提交
8340
	/* Slow path ring */
8341 8342 8343
	bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
	if (!bp->spq)
		goto alloc_mem_err;
8344

8345
	/* EQ */
8346 8347 8348 8349
	bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
				      BCM_PAGE_SIZE * NUM_EQ_PAGES);
	if (!bp->eq_ring)
		goto alloc_mem_err;
8350

D
Dmitry Kravkov 已提交
8351
	return 0;
E
Eilon Greenstein 已提交
8352

D
Dmitry Kravkov 已提交
8353 8354
alloc_mem_err:
	bnx2x_free_mem(bp);
M
Merav Sicron 已提交
8355
	BNX2X_ERR("Can't allocate memory\n");
D
Dmitry Kravkov 已提交
8356
	return -ENOMEM;
8357 8358
}

E
Eliezer Tamir 已提交
8359 8360 8361 8362
/*
 * Init service functions
 */

8363 8364 8365
int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
		      struct bnx2x_vlan_mac_obj *obj, bool set,
		      int mac_type, unsigned long *ramrod_flags)
E
Eliezer Tamir 已提交
8366
{
8367 8368
	int rc;
	struct bnx2x_vlan_mac_ramrod_params ramrod_param;
E
Eliezer Tamir 已提交
8369

8370
	memset(&ramrod_param, 0, sizeof(ramrod_param));
E
Eliezer Tamir 已提交
8371

8372 8373 8374
	/* Fill general parameters */
	ramrod_param.vlan_mac_obj = obj;
	ramrod_param.ramrod_flags = *ramrod_flags;
E
Eliezer Tamir 已提交
8375

8376 8377 8378
	/* Fill a user request section if needed */
	if (!test_bit(RAMROD_CONT, ramrod_flags)) {
		memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
E
Eliezer Tamir 已提交
8379

8380
		__set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
8381

8382 8383 8384 8385 8386
		/* Set the command: ADD or DEL */
		if (set)
			ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
		else
			ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
E
Eliezer Tamir 已提交
8387 8388
	}

8389
	rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Y
Yuval Mintz 已提交
8390 8391 8392 8393 8394 8395

	if (rc == -EEXIST) {
		DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
		/* do not treat adding same MAC as error */
		rc = 0;
	} else if (rc < 0)
8396
		BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Y
Yuval Mintz 已提交
8397

8398
	return rc;
E
Eliezer Tamir 已提交
8399 8400
}

8401 8402 8403
int bnx2x_del_all_macs(struct bnx2x *bp,
		       struct bnx2x_vlan_mac_obj *mac_obj,
		       int mac_type, bool wait_for_comp)
8404
{
8405 8406
	int rc;
	unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8407

8408 8409 8410
	/* Wait for completion of requested */
	if (wait_for_comp)
		__set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8411

8412 8413
	/* Set the mac type of addresses we want to clear */
	__set_bit(mac_type, &vlan_mac_flags);
8414

8415 8416 8417
	rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
	if (rc < 0)
		BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8418

8419
	return rc;
8420 8421
}

8422
int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
8423
{
8424 8425
	if (IS_PF(bp)) {
		unsigned long ramrod_flags = 0;
8426

8427 8428 8429 8430 8431 8432 8433 8434 8435
		DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
		__set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
		return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
					 &bp->sp_objs->mac_obj, set,
					 BNX2X_ETH_MAC, &ramrod_flags);
	} else { /* vf */
		return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
					     bp->fp->index, true);
	}
8436
}
8437

8438
int bnx2x_setup_leading(struct bnx2x *bp)
V
Vladislav Zolotarov 已提交
8439
{
A
Ariel Elior 已提交
8440 8441 8442 8443
	if (IS_PF(bp))
		return bnx2x_setup_queue(bp, &bp->fp[0], true);
	else /* VF */
		return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
8444
}
E
Eliezer Tamir 已提交
8445

8446
/**
8447
 * bnx2x_set_int_mode - configure interrupt mode
8448
 *
8449
 * @bp:		driver handle
8450
 *
8451
 * In case of MSI-X it will also try to enable MSI-X.
8452
 */
8453
int bnx2x_set_int_mode(struct bnx2x *bp)
E
Eilon Greenstein 已提交
8454
{
8455 8456
	int rc = 0;

A
Ariel Elior 已提交
8457 8458
	if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
		BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
8459
		return -EINVAL;
A
Ariel Elior 已提交
8460
	}
8461

D
Dmitry Kravkov 已提交
8462
	switch (int_mode) {
8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479 8480 8481
	case BNX2X_INT_MODE_MSIX:
		/* attempt to enable msix */
		rc = bnx2x_enable_msix(bp);

		/* msix attained */
		if (!rc)
			return 0;

		/* vfs use only msix */
		if (rc && IS_VF(bp))
			return rc;

		/* failed to enable multiple MSI-X */
		BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
			       bp->num_queues,
			       1 + bp->num_cnic_queues);

		/* falling through... */
	case BNX2X_INT_MODE_MSI:
8482
		bnx2x_enable_msi(bp);
8483

8484
		/* falling through... */
8485
	case BNX2X_INT_MODE_INTX:
8486 8487
		bp->num_ethernet_queues = 1;
		bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
M
Merav Sicron 已提交
8488
		BNX2X_DEV_INFO("set number of queues to 1\n");
E
Eilon Greenstein 已提交
8489
		break;
8490
	default:
8491 8492
		BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
		return -EINVAL;
D
Dmitry Kravkov 已提交
8493
	}
8494
	return 0;
E
Eliezer Tamir 已提交
8495 8496
}

8497
/* must be called prior to any HW initializations */
8498 8499
static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
{
8500 8501
	if (IS_SRIOV(bp))
		return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
8502 8503 8504
	return L2_ILT_LINES(bp);
}

8505 8506 8507 8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519
void bnx2x_ilt_set_info(struct bnx2x *bp)
{
	struct ilt_client_info *ilt_client;
	struct bnx2x_ilt *ilt = BP_ILT(bp);
	u16 line = 0;

	ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
	DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);

	/* CDU */
	ilt_client = &ilt->clients[ILT_CLIENT_CDU];
	ilt_client->client_num = ILT_CLIENT_CDU;
	ilt_client->page_size = CDU_ILT_PAGE_SZ;
	ilt_client->flags = ILT_CLIENT_SKIP_MEM;
	ilt_client->start = line;
8520
	line += bnx2x_cid_ilt_lines(bp);
8521 8522 8523

	if (CNIC_SUPPORT(bp))
		line += CNIC_ILT_LINES;
8524 8525
	ilt_client->end = line - 1;

M
Merav Sicron 已提交
8526
	DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8527 8528 8529 8530 8531 8532 8533 8534 8535 8536 8537 8538 8539 8540 8541 8542 8543 8544 8545 8546
	   ilt_client->start,
	   ilt_client->end,
	   ilt_client->page_size,
	   ilt_client->flags,
	   ilog2(ilt_client->page_size >> 12));

	/* QM */
	if (QM_INIT(bp->qm_cid_count)) {
		ilt_client = &ilt->clients[ILT_CLIENT_QM];
		ilt_client->client_num = ILT_CLIENT_QM;
		ilt_client->page_size = QM_ILT_PAGE_SZ;
		ilt_client->flags = 0;
		ilt_client->start = line;

		/* 4 bytes for each cid */
		line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
							 QM_ILT_PAGE_SZ);

		ilt_client->end = line - 1;

M
Merav Sicron 已提交
8547 8548
		DP(NETIF_MSG_IFUP,
		   "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8549 8550 8551 8552 8553 8554 8555
		   ilt_client->start,
		   ilt_client->end,
		   ilt_client->page_size,
		   ilt_client->flags,
		   ilog2(ilt_client->page_size >> 12));
	}

8556 8557 8558 8559 8560 8561 8562 8563 8564
	if (CNIC_SUPPORT(bp)) {
		/* SRC */
		ilt_client = &ilt->clients[ILT_CLIENT_SRC];
		ilt_client->client_num = ILT_CLIENT_SRC;
		ilt_client->page_size = SRC_ILT_PAGE_SZ;
		ilt_client->flags = 0;
		ilt_client->start = line;
		line += SRC_ILT_LINES;
		ilt_client->end = line - 1;
8565

8566 8567 8568 8569 8570 8571 8572
		DP(NETIF_MSG_IFUP,
		   "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
		   ilt_client->start,
		   ilt_client->end,
		   ilt_client->page_size,
		   ilt_client->flags,
		   ilog2(ilt_client->page_size >> 12));
D
Dmitry Kravkov 已提交
8573

8574 8575 8576 8577 8578 8579 8580 8581
		/* TM */
		ilt_client = &ilt->clients[ILT_CLIENT_TM];
		ilt_client->client_num = ILT_CLIENT_TM;
		ilt_client->page_size = TM_ILT_PAGE_SZ;
		ilt_client->flags = 0;
		ilt_client->start = line;
		line += TM_ILT_LINES;
		ilt_client->end = line - 1;
8582

8583 8584 8585 8586 8587 8588 8589 8590
		DP(NETIF_MSG_IFUP,
		   "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
		   ilt_client->start,
		   ilt_client->end,
		   ilt_client->page_size,
		   ilt_client->flags,
		   ilog2(ilt_client->page_size >> 12));
	}
D
Dmitry Kravkov 已提交
8591

8592
	BUG_ON(line > ILT_MAX_LINES);
8593
}
D
Dmitry Kravkov 已提交
8594

8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605
/**
 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
 *
 * @bp:			driver handle
 * @fp:			pointer to fastpath
 * @init_params:	pointer to parameters structure
 *
 * parameters configured:
 *      - HC configuration
 *      - Queue's CDU context
 */
E
Eric Dumazet 已提交
8606
static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
8607
	struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
E
Eliezer Tamir 已提交
8608
{
8609
	u8 cos;
M
Merav Sicron 已提交
8610 8611
	int cxt_index, cxt_offset;

8612 8613 8614 8615 8616
	/* FCoE Queue uses Default SB, thus has no HC capabilities */
	if (!IS_FCOE_FP(fp)) {
		__set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
		__set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);

8617
		/* If HC is supported, enable host coalescing in the transition
8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636
		 * to INIT state.
		 */
		__set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
		__set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);

		/* HC rate */
		init_params->rx.hc_rate = bp->rx_ticks ?
			(1000000 / bp->rx_ticks) : 0;
		init_params->tx.hc_rate = bp->tx_ticks ?
			(1000000 / bp->tx_ticks) : 0;

		/* FW SB ID */
		init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
			fp->fw_sb_id;

		/*
		 * CQ index among the SB indices: FCoE clients uses the default
		 * SB, therefore it's different.
		 */
8637 8638
		init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
		init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
8639 8640
	}

8641 8642 8643
	/* set maximum number of COSs supported by this queue */
	init_params->max_cos = fp->max_cos;

M
Merav Sicron 已提交
8644
	DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
8645 8646 8647
	    fp->index, init_params->max_cos);

	/* set the context pointers queue object */
M
Merav Sicron 已提交
8648
	for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
8649 8650
		cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
		cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
M
Merav Sicron 已提交
8651
				ILT_PAGE_CIDS);
8652
		init_params->cxts[cos] =
M
Merav Sicron 已提交
8653 8654
			&bp->context[cxt_index].vcxt[cxt_offset].eth;
	}
8655 8656
}

8657
static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678
			struct bnx2x_queue_state_params *q_params,
			struct bnx2x_queue_setup_tx_only_params *tx_only_params,
			int tx_index, bool leading)
{
	memset(tx_only_params, 0, sizeof(*tx_only_params));

	/* Set the command */
	q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;

	/* Set tx-only QUEUE flags: don't zero statistics */
	tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);

	/* choose the index of the cid to send the slow path on */
	tx_only_params->cid_index = tx_index;

	/* Set general TX_ONLY_SETUP parameters */
	bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);

	/* Set Tx TX_ONLY_SETUP parameters */
	bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);

M
Merav Sicron 已提交
8679 8680
	DP(NETIF_MSG_IFUP,
	   "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
8681 8682 8683 8684 8685 8686 8687 8688
	   tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
	   q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
	   tx_only_params->gen_params.spcl_id, tx_only_params->flags);

	/* send the ramrod */
	return bnx2x_queue_state_change(bp, q_params);
}

8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702
/**
 * bnx2x_setup_queue - setup queue
 *
 * @bp:		driver handle
 * @fp:		pointer to fastpath
 * @leading:	is leading
 *
 * This function performs 2 steps in a Queue state machine
 *      actually: 1) RESET->INIT 2) INIT->SETUP
 */

int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
		       bool leading)
{
Y
Yuval Mintz 已提交
8703
	struct bnx2x_queue_state_params q_params = {NULL};
8704 8705
	struct bnx2x_queue_setup_params *setup_params =
						&q_params.params.setup;
8706 8707
	struct bnx2x_queue_setup_tx_only_params *tx_only_params =
						&q_params.params.tx_only;
E
Eliezer Tamir 已提交
8708
	int rc;
8709 8710
	u8 tx_index;

M
Merav Sicron 已提交
8711
	DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
E
Eliezer Tamir 已提交
8712

V
Vladislav Zolotarov 已提交
8713 8714 8715
	/* reset IGU state skip FCoE L2 queue */
	if (!IS_FCOE_FP(fp))
		bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
8716
			     IGU_INT_ENABLE, 0);
E
Eliezer Tamir 已提交
8717

B
Barak Witkowski 已提交
8718
	q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
8719 8720
	/* We want to wait for completion in this context */
	__set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
E
Eliezer Tamir 已提交
8721

8722 8723
	/* Prepare the INIT parameters */
	bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
V
Vladislav Zolotarov 已提交
8724

8725 8726 8727 8728 8729 8730
	/* Set the command */
	q_params.cmd = BNX2X_Q_CMD_INIT;

	/* Change the state to INIT */
	rc = bnx2x_queue_state_change(bp, &q_params);
	if (rc) {
8731
		BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
8732 8733
		return rc;
	}
V
Vladislav Zolotarov 已提交
8734

M
Merav Sicron 已提交
8735
	DP(NETIF_MSG_IFUP, "init complete\n");
8736

8737 8738
	/* Now move the Queue to the SETUP state... */
	memset(setup_params, 0, sizeof(*setup_params));
E
Eliezer Tamir 已提交
8739

8740 8741
	/* Set QUEUE flags */
	setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
8742

8743
	/* Set general SETUP parameters */
8744 8745
	bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
				FIRST_TX_COS_INDEX);
8746

8747
	bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
8748 8749
			    &setup_params->rxq_params);

8750 8751
	bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
			   FIRST_TX_COS_INDEX);
8752 8753 8754 8755

	/* Set the command */
	q_params.cmd = BNX2X_Q_CMD_SETUP;

8756 8757 8758
	if (IS_FCOE_FP(fp))
		bp->fcoe_init = true;

8759 8760
	/* Change the state to SETUP */
	rc = bnx2x_queue_state_change(bp, &q_params);
8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773 8774 8775 8776 8777 8778 8779
	if (rc) {
		BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
		return rc;
	}

	/* loop through the relevant tx-only indices */
	for (tx_index = FIRST_TX_ONLY_COS_INDEX;
	      tx_index < fp->max_cos;
	      tx_index++) {

		/* prepare and send tx-only ramrod*/
		rc = bnx2x_setup_tx_only(bp, fp, &q_params,
					  tx_only_params, tx_index, leading);
		if (rc) {
			BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
				  fp->index, tx_index);
			return rc;
		}
	}
8780

8781
	return rc;
E
Eliezer Tamir 已提交
8782 8783
}

8784
static int bnx2x_stop_queue(struct bnx2x *bp, int index)
E
Eliezer Tamir 已提交
8785
{
8786
	struct bnx2x_fastpath *fp = &bp->fp[index];
8787
	struct bnx2x_fp_txdata *txdata;
Y
Yuval Mintz 已提交
8788
	struct bnx2x_queue_state_params q_params = {NULL};
8789 8790
	int rc, tx_index;

M
Merav Sicron 已提交
8791
	DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
E
Eliezer Tamir 已提交
8792

B
Barak Witkowski 已提交
8793
	q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
8794 8795
	/* We want to wait for completion in this context */
	__set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
E
Eliezer Tamir 已提交
8796

8797 8798 8799 8800 8801 8802
	/* close tx-only connections */
	for (tx_index = FIRST_TX_ONLY_COS_INDEX;
	     tx_index < fp->max_cos;
	     tx_index++){

		/* ascertain this is a normal queue*/
8803
		txdata = fp->txdata_ptr[tx_index];
8804

M
Merav Sicron 已提交
8805
		DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
8806 8807 8808 8809 8810 8811 8812 8813 8814 8815 8816 8817 8818 8819 8820 8821 8822 8823 8824 8825 8826 8827 8828
							txdata->txq_index);

		/* send halt terminate on tx-only connection */
		q_params.cmd = BNX2X_Q_CMD_TERMINATE;
		memset(&q_params.params.terminate, 0,
		       sizeof(q_params.params.terminate));
		q_params.params.terminate.cid_index = tx_index;

		rc = bnx2x_queue_state_change(bp, &q_params);
		if (rc)
			return rc;

		/* send halt terminate on tx-only connection */
		q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
		memset(&q_params.params.cfc_del, 0,
		       sizeof(q_params.params.cfc_del));
		q_params.params.cfc_del.cid_index = tx_index;
		rc = bnx2x_queue_state_change(bp, &q_params);
		if (rc)
			return rc;
	}
	/* Stop the primary connection: */
	/* ...halt the connection */
8829 8830 8831
	q_params.cmd = BNX2X_Q_CMD_HALT;
	rc = bnx2x_queue_state_change(bp, &q_params);
	if (rc)
8832
		return rc;
E
Eliezer Tamir 已提交
8833

8834
	/* ...terminate the connection */
8835
	q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8836 8837 8838
	memset(&q_params.params.terminate, 0,
	       sizeof(q_params.params.terminate));
	q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
8839 8840
	rc = bnx2x_queue_state_change(bp, &q_params);
	if (rc)
8841
		return rc;
8842
	/* ...delete cfc entry */
8843
	q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8844 8845 8846
	memset(&q_params.params.cfc_del, 0,
	       sizeof(q_params.params.cfc_del));
	q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
8847
	return bnx2x_queue_state_change(bp, &q_params);
8848 8849
}

8850 8851 8852 8853
static void bnx2x_reset_func(struct bnx2x *bp)
{
	int port = BP_PORT(bp);
	int func = BP_FUNC(bp);
D
Dmitry Kravkov 已提交
8854
	int i;
8855 8856 8857 8858 8859 8860 8861 8862

	/* Disable the function in the FW */
	REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
	REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
	REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
	REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);

	/* FP SBs */
V
Vladislav Zolotarov 已提交
8863
	for_each_eth_queue(bp, i) {
8864
		struct bnx2x_fastpath *fp = &bp->fp[i];
8865
		REG_WR8(bp, BAR_CSTRORM_INTMEM +
8866 8867
			   CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
			   SB_DISABLED);
8868 8869
	}

8870 8871 8872 8873 8874 8875
	if (CNIC_LOADED(bp))
		/* CNIC SB */
		REG_WR8(bp, BAR_CSTRORM_INTMEM +
			CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
			(bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);

8876
	/* SP SB */
8877
	REG_WR8(bp, BAR_CSTRORM_INTMEM +
Y
Yuval Mintz 已提交
8878 8879
		CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
		SB_DISABLED);
8880 8881 8882 8883

	for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
		REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
		       0);
8884 8885

	/* Configure IGU */
D
Dmitry Kravkov 已提交
8886 8887 8888 8889 8890 8891 8892
	if (bp->common.int_block == INT_BLOCK_HC) {
		REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
		REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
	} else {
		REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
		REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
	}
8893

8894 8895 8896 8897 8898 8899 8900 8901
	if (CNIC_LOADED(bp)) {
		/* Disable Timer scan */
		REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
		/*
		 * Wait for at least 10ms and up to 2 second for the timers
		 * scan to complete
		 */
		for (i = 0; i < 200; i++) {
Y
Yuval Mintz 已提交
8902
			usleep_range(10000, 20000);
8903 8904 8905
			if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
				break;
		}
8906
	}
8907
	/* Clear ILT */
D
Dmitry Kravkov 已提交
8908 8909 8910 8911 8912
	bnx2x_clear_func_ilt(bp, func);

	/* Timers workaround bug for E2: if this is vnic-3,
	 * we need to set the entire ilt range for this timers.
	 */
8913
	if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
D
Dmitry Kravkov 已提交
8914 8915 8916 8917 8918 8919 8920 8921 8922 8923 8924
		struct ilt_client_info ilt_cli;
		/* use dummy TM client */
		memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
		ilt_cli.start = 0;
		ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
		ilt_cli.client_num = ILT_CLIENT_TM;

		bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
	}

	/* this assumes that reset_port() called before reset_func()*/
8925
	if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
8926
		bnx2x_pf_disable(bp);
8927 8928

	bp->dmae_ready = 0;
8929 8930 8931 8932 8933 8934 8935
}

static void bnx2x_reset_port(struct bnx2x *bp)
{
	int port = BP_PORT(bp);
	u32 val;

8936 8937 8938
	/* Reset physical Link */
	bnx2x__link_reset(bp);

8939 8940 8941 8942 8943 8944 8945 8946 8947 8948 8949 8950 8951 8952 8953 8954
	REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);

	/* Do not rcv packets to BRB */
	REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
	/* Do not direct rcv packets that are not for MCP to the BRB */
	REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
			   NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);

	/* Configure AEU */
	REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);

	msleep(100);
	/* Check for BRB port occupancy */
	val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
	if (val)
		DP(NETIF_MSG_IFDOWN,
E
Eilon Greenstein 已提交
8955
		   "BRB1 is not empty  %d blocks are occupied\n", val);
8956 8957 8958 8959

	/* TODO: Close Doorbell port? */
}

E
Eric Dumazet 已提交
8960
static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
8961
{
Y
Yuval Mintz 已提交
8962
	struct bnx2x_func_state_params func_params = {NULL};
8963

8964 8965
	/* Prepare parameters for function state transitions */
	__set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8966

8967 8968
	func_params.f_obj = &bp->func_obj;
	func_params.cmd = BNX2X_F_CMD_HW_RESET;
8969

8970
	func_params.params.hw_init.load_phase = load_code;
8971

8972
	return bnx2x_func_state_change(bp, &func_params);
8973 8974
}

E
Eric Dumazet 已提交
8975
static int bnx2x_func_stop(struct bnx2x *bp)
V
Vladislav Zolotarov 已提交
8976
{
Y
Yuval Mintz 已提交
8977
	struct bnx2x_func_state_params func_params = {NULL};
8978
	int rc;
8979

8980 8981 8982 8983
	/* Prepare parameters for function state transitions */
	__set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
	func_params.f_obj = &bp->func_obj;
	func_params.cmd = BNX2X_F_CMD_STOP;
8984

8985 8986 8987 8988 8989 8990 8991 8992
	/*
	 * Try to stop the function the 'good way'. If fails (in case
	 * of a parity error during bnx2x_chip_cleanup()) and we are
	 * not in a debug mode, perform a state transaction in order to
	 * enable further HW_RESET transaction.
	 */
	rc = bnx2x_func_state_change(bp, &func_params);
	if (rc) {
8993
#ifdef BNX2X_STOP_ON_ERROR
8994
		return rc;
8995
#else
M
Merav Sicron 已提交
8996
		BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
8997 8998
		__set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
		return bnx2x_func_state_change(bp, &func_params);
8999
#endif
9000
	}
E
Eliezer Tamir 已提交
9001

9002 9003
	return 0;
}
9004

9005 9006 9007 9008 9009 9010 9011 9012 9013 9014 9015 9016
/**
 * bnx2x_send_unload_req - request unload mode from the MCP.
 *
 * @bp:			driver handle
 * @unload_mode:	requested function's unload mode
 *
 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
 */
u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
{
	u32 reset_code = 0;
	int port = BP_PORT(bp);
9017

9018
	/* Select the UNLOAD request mode */
9019 9020 9021
	if (unload_mode == UNLOAD_NORMAL)
		reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;

9022
	else if (bp->flags & NO_WOL_FLAG)
9023 9024
		reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;

9025
	else if (bp->wol) {
9026 9027
		u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
		u8 *mac_addr = bp->dev->dev_addr;
J
Jon Mason 已提交
9028
		struct pci_dev *pdev = bp->pdev;
9029
		u32 val;
9030 9031
		u16 pmc;

9032
		/* The mac address is written to entries 1-4 to
9033 9034
		 * preserve entry 0 which is used by the PMF
		 */
9035
		u8 entry = (BP_VN(bp) + 1)*8;
9036 9037 9038 9039 9040 9041 9042 9043

		val = (mac_addr[0] << 8) | mac_addr[1];
		EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);

		val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
		      (mac_addr[4] << 8) | mac_addr[5];
		EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);

9044
		/* Enable the PME and clear the status */
J
Jon Mason 已提交
9045
		pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
9046
		pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
J
Jon Mason 已提交
9047
		pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
9048

9049 9050 9051 9052
		reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;

	} else
		reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
9053

9054 9055 9056 9057 9058 9059
	/* Send the request to the MCP */
	if (!BP_NOMCP(bp))
		reset_code = bnx2x_fw_command(bp, reset_code, 0);
	else {
		int path = BP_PATH(bp);

M
Merav Sicron 已提交
9060
		DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d]      %d, %d, %d\n",
9061 9062 9063 9064
		   path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
		   bnx2x_load_count[path][2]);
		bnx2x_load_count[path][0]--;
		bnx2x_load_count[path][1 + port]--;
M
Merav Sicron 已提交
9065
		DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d]  %d, %d, %d\n",
9066 9067 9068
		   path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
		   bnx2x_load_count[path][2]);
		if (bnx2x_load_count[path][0] == 0)
9069
			reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
9070
		else if (bnx2x_load_count[path][1 + port] == 0)
9071 9072 9073 9074 9075 9076 9077 9078 9079 9080 9081 9082
			reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
		else
			reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
	}

	return reset_code;
}

/**
 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
 *
 * @bp:		driver handle
Y
Yuval Mintz 已提交
9083
 * @keep_link:		true iff link should be kept up
9084
 */
Y
Yuval Mintz 已提交
9085
void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
9086
{
Y
Yuval Mintz 已提交
9087 9088
	u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;

9089 9090
	/* Report UNLOAD_DONE to MCP */
	if (!BP_NOMCP(bp))
Y
Yuval Mintz 已提交
9091
		bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
9092 9093
}

E
Eric Dumazet 已提交
9094
static int bnx2x_func_wait_started(struct bnx2x *bp)
D
Dmitry Kravkov 已提交
9095 9096 9097 9098 9099 9100 9101 9102 9103
{
	int tout = 50;
	int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;

	if (!bp->port.pmf)
		return 0;

	/*
	 * (assumption: No Attention from MCP at this stage)
9104
	 * PMF probably in the middle of TX disable/enable transaction
D
Dmitry Kravkov 已提交
9105
	 * 1. Sync IRS for default SB
9106 9107
	 * 2. Sync SP queue - this guarantees us that attention handling started
	 * 3. Wait, that TX disable/enable transaction completes
D
Dmitry Kravkov 已提交
9108
	 *
9109 9110 9111
	 * 1+2 guarantee that if DCBx attention was scheduled it already changed
	 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
	 * received completion for the transaction the state is TX_STOPPED.
D
Dmitry Kravkov 已提交
9112 9113 9114 9115 9116 9117 9118 9119 9120 9121 9122
	 * State will return to STARTED after completion of TX_STOPPED-->STARTED
	 * transaction.
	 */

	/* make sure default SB ISR is done */
	if (msix)
		synchronize_irq(bp->msix_table[0].vector);
	else
		synchronize_irq(bp->pdev->irq);

	flush_workqueue(bnx2x_wq);
9123
	flush_workqueue(bnx2x_iov_wq);
D
Dmitry Kravkov 已提交
9124 9125 9126 9127 9128 9129 9130 9131

	while (bnx2x_func_get_state(bp, &bp->func_obj) !=
				BNX2X_F_STATE_STARTED && tout--)
		msleep(20);

	if (bnx2x_func_get_state(bp, &bp->func_obj) !=
						BNX2X_F_STATE_STARTED) {
#ifdef BNX2X_STOP_ON_ERROR
M
Merav Sicron 已提交
9132
		BNX2X_ERR("Wrong function state\n");
D
Dmitry Kravkov 已提交
9133 9134 9135 9136 9137 9138
		return -EBUSY;
#else
		/*
		 * Failed to complete the transaction in a "good way"
		 * Force both transactions with CLR bit
		 */
Y
Yuval Mintz 已提交
9139
		struct bnx2x_func_state_params func_params = {NULL};
D
Dmitry Kravkov 已提交
9140

M
Merav Sicron 已提交
9141
		DP(NETIF_MSG_IFDOWN,
Y
Yuval Mintz 已提交
9142
		   "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n");
D
Dmitry Kravkov 已提交
9143 9144 9145 9146 9147 9148 9149 9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160

		func_params.f_obj = &bp->func_obj;
		__set_bit(RAMROD_DRV_CLR_ONLY,
					&func_params.ramrod_flags);

		/* STARTED-->TX_ST0PPED */
		func_params.cmd = BNX2X_F_CMD_TX_STOP;
		bnx2x_func_state_change(bp, &func_params);

		/* TX_ST0PPED-->STARTED */
		func_params.cmd = BNX2X_F_CMD_TX_START;
		return bnx2x_func_state_change(bp, &func_params);
#endif
	}

	return 0;
}

9161 9162 9163 9164 9165 9166 9167 9168 9169 9170 9171 9172 9173 9174 9175 9176 9177 9178 9179 9180 9181 9182 9183 9184
static void bnx2x_disable_ptp(struct bnx2x *bp)
{
	int port = BP_PORT(bp);

	/* Disable sending PTP packets to host */
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
	       NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);

	/* Reset PTP event detection rules */
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
	       NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
	       NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
	REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
	       NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
	REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
	       NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);

	/* Disable the PTP feature */
	REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
	       NIG_REG_P0_PTP_EN, 0x0);
}

/* Called during unload, to stop PTP-related stuff */
L
Lad, Prabhakar 已提交
9185
static void bnx2x_stop_ptp(struct bnx2x *bp)
9186 9187 9188 9189 9190 9191 9192 9193 9194 9195 9196 9197 9198 9199 9200 9201 9202
{
	/* Cancel PTP work queue. Should be done after the Tx queues are
	 * drained to prevent additional scheduling.
	 */
	cancel_work_sync(&bp->ptp_task);

	if (bp->ptp_tx_skb) {
		dev_kfree_skb_any(bp->ptp_tx_skb);
		bp->ptp_tx_skb = NULL;
	}

	/* Disable PTP in HW */
	bnx2x_disable_ptp(bp);

	DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n");
}

Y
Yuval Mintz 已提交
9203
void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
9204 9205
{
	int port = BP_PORT(bp);
9206 9207
	int i, rc = 0;
	u8 cos;
Y
Yuval Mintz 已提交
9208
	struct bnx2x_mcast_ramrod_params rparam = {NULL};
9209 9210 9211 9212 9213 9214
	u32 reset_code;

	/* Wait until tx fastpath tasks complete */
	for_each_tx_queue(bp, i) {
		struct bnx2x_fastpath *fp = &bp->fp[i];

9215
		for_each_cos_in_tx_queue(fp, cos)
9216
			rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
9217 9218 9219 9220 9221 9222 9223
#ifdef BNX2X_STOP_ON_ERROR
		if (rc)
			return;
#endif
	}

	/* Give HW time to discard old tx messages */
Y
Yuval Mintz 已提交
9224
	usleep_range(1000, 2000);
9225 9226

	/* Clean all ETH MACs */
B
Barak Witkowski 已提交
9227 9228
	rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
				false);
9229 9230 9231 9232
	if (rc < 0)
		BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);

	/* Clean up UC list  */
B
Barak Witkowski 已提交
9233
	rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
9234 9235
				true);
	if (rc < 0)
M
Merav Sicron 已提交
9236 9237
		BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
			  rc);
9238 9239 9240 9241 9242 9243 9244 9245 9246 9247 9248 9249 9250 9251 9252 9253 9254 9255 9256 9257 9258 9259 9260 9261

	/* Disable LLH */
	if (!CHIP_IS_E1(bp))
		REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);

	/* Set "drop all" (stop Rx).
	 * We need to take a netif_addr_lock() here in order to prevent
	 * a race between the completion code and this code.
	 */
	netif_addr_lock_bh(bp->dev);
	/* Schedule the rx_mode command */
	if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
		set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
	else
		bnx2x_set_storm_rx_mode(bp);

	/* Cleanup multicast configuration */
	rparam.mcast_obj = &bp->mcast_obj;
	rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
	if (rc < 0)
		BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);

	netif_addr_unlock_bh(bp->dev);

9262
	bnx2x_iov_chip_cleanup(bp);
9263

D
Dmitry Kravkov 已提交
9264 9265 9266 9267 9268 9269 9270 9271 9272
	/*
	 * Send the UNLOAD_REQUEST to the MCP. This will return if
	 * this function should perform FUNC, PORT or COMMON HW
	 * reset.
	 */
	reset_code = bnx2x_send_unload_req(bp, unload_mode);

	/*
	 * (assumption: No Attention from MCP at this stage)
9273
	 * PMF probably in the middle of TX disable/enable transaction
D
Dmitry Kravkov 已提交
9274 9275 9276 9277 9278 9279 9280 9281 9282
	 */
	rc = bnx2x_func_wait_started(bp);
	if (rc) {
		BNX2X_ERR("bnx2x_func_wait_started failed\n");
#ifdef BNX2X_STOP_ON_ERROR
		return;
#endif
	}

9283
	/* Close multi and leading connections
9284 9285
	 * Completions for ramrods are collected in a synchronous way
	 */
9286
	for_each_eth_queue(bp, i)
9287
		if (bnx2x_stop_queue(bp, i))
9288 9289 9290
#ifdef BNX2X_STOP_ON_ERROR
			return;
#else
9291
			goto unload_error;
9292
#endif
9293 9294 9295 9296 9297 9298 9299 9300 9301 9302 9303

	if (CNIC_LOADED(bp)) {
		for_each_cnic_queue(bp, i)
			if (bnx2x_stop_queue(bp, i))
#ifdef BNX2X_STOP_ON_ERROR
				return;
#else
				goto unload_error;
#endif
	}

9304 9305 9306 9307 9308
	/* If SP settings didn't get completed so far - something
	 * very wrong has happen.
	 */
	if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
		BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
E
Eliezer Tamir 已提交
9309

9310 9311 9312
#ifndef BNX2X_STOP_ON_ERROR
unload_error:
#endif
9313
	rc = bnx2x_func_stop(bp);
9314
	if (rc) {
9315
		BNX2X_ERR("Function stop failed!\n");
9316
#ifdef BNX2X_STOP_ON_ERROR
9317 9318
		return;
#endif
9319
	}
E
Eliezer Tamir 已提交
9320

9321 9322 9323 9324 9325 9326 9327
	/* stop_ptp should be after the Tx queues are drained to prevent
	 * scheduling to the cancelled PTP work queue. It should also be after
	 * function stop ramrod is sent, since as part of this ramrod FW access
	 * PTP registers.
	 */
	bnx2x_stop_ptp(bp);

9328 9329
	/* Disable HW interrupts, NAPI */
	bnx2x_netif_stop(bp, 1);
9330 9331
	/* Delete all NAPI objects */
	bnx2x_del_all_napi(bp);
9332 9333
	if (CNIC_LOADED(bp))
		bnx2x_del_all_napi_cnic(bp);
9334 9335

	/* Release IRQs */
9336
	bnx2x_free_irq(bp);
9337

E
Eliezer Tamir 已提交
9338
	/* Reset the chip */
9339 9340 9341
	rc = bnx2x_reset_hw(bp, reset_code);
	if (rc)
		BNX2X_ERR("HW_RESET failed\n");
E
Eliezer Tamir 已提交
9342

9343
	/* Report UNLOAD_DONE to MCP */
Y
Yuval Mintz 已提交
9344
	bnx2x_send_unload_done(bp, keep_link);
9345 9346
}

D
Dmitry Kravkov 已提交
9347
void bnx2x_disable_close_the_gate(struct bnx2x *bp)
9348 9349 9350
{
	u32 val;

M
Merav Sicron 已提交
9351
	DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
9352 9353 9354 9355 9356 9357 9358 9359 9360

	if (CHIP_IS_E1(bp)) {
		int port = BP_PORT(bp);
		u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
			MISC_REG_AEU_MASK_ATTN_FUNC_0;

		val = REG_RD(bp, addr);
		val &= ~(0x300);
		REG_WR(bp, addr, val);
9361
	} else {
9362 9363 9364 9365 9366 9367 9368 9369 9370 9371
		val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
		val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
			 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
		REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
	}
}

/* Close gates #2, #3 and #4: */
static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
{
9372
	u32 val;
9373 9374 9375 9376

	/* Gates #2 and #4a are closed/opened for "not E1" only */
	if (!CHIP_IS_E1(bp)) {
		/* #4 */
9377
		REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
9378
		/* #2 */
9379
		REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
9380 9381 9382
	}

	/* #3 */
9383 9384 9385 9386 9387 9388 9389 9390 9391 9392 9393 9394
	if (CHIP_IS_E1x(bp)) {
		/* Prevent interrupts from HC on both ports */
		val = REG_RD(bp, HC_REG_CONFIG_1);
		REG_WR(bp, HC_REG_CONFIG_1,
		       (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
		       (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));

		val = REG_RD(bp, HC_REG_CONFIG_0);
		REG_WR(bp, HC_REG_CONFIG_0,
		       (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
		       (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
	} else {
9395
		/* Prevent incoming interrupts in IGU */
9396 9397 9398 9399 9400 9401 9402
		val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);

		REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
		       (!close) ?
		       (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
		       (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
	}
9403

M
Merav Sicron 已提交
9404
	DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
9405 9406 9407 9408 9409 9410 9411 9412 9413 9414 9415 9416 9417 9418
		close ? "closing" : "opening");
	mmiowb();
}

#define SHARED_MF_CLP_MAGIC  0x80000000 /* `magic' bit */

static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
{
	/* Do some magic... */
	u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
	*magic_val = val & SHARED_MF_CLP_MAGIC;
	MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
}

9419 9420
/**
 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
9421
 *
9422 9423
 * @bp:		driver handle
 * @magic_val:	old value of the `magic' bit.
9424 9425 9426 9427 9428 9429 9430 9431 9432
 */
static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
{
	/* Restore the `magic' bit value... */
	u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
	MF_CFG_WR(bp, shared_mf_config.clp_mb,
		(val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
}

D
Dmitry Kravkov 已提交
9433
/**
9434
 * bnx2x_reset_mcp_prep - prepare for MCP reset.
9435
 *
9436 9437 9438 9439
 * @bp:		driver handle
 * @magic_val:	old value of 'magic' bit.
 *
 * Takes care of CLP configurations.
9440 9441 9442 9443 9444 9445
 */
static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
{
	u32 shmem;
	u32 validity_offset;

M
Merav Sicron 已提交
9446
	DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
9447 9448 9449 9450 9451 9452 9453

	/* Set `magic' bit in order to save MF config */
	if (!CHIP_IS_E1(bp))
		bnx2x_clp_reset_prep(bp, magic_val);

	/* Get shmem offset */
	shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9454 9455
	validity_offset =
		offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
9456 9457 9458 9459 9460 9461 9462 9463 9464

	/* Clear validity map flags */
	if (shmem > 0)
		REG_WR(bp, shmem + validity_offset, 0);
}

#define MCP_TIMEOUT      5000   /* 5 seconds (in ms) */
#define MCP_ONE_TIMEOUT  100    /* 100 ms */

9465 9466
/**
 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
9467
 *
9468
 * @bp:	driver handle
9469
 */
E
Eric Dumazet 已提交
9470
static void bnx2x_mcp_wait_one(struct bnx2x *bp)
9471 9472 9473 9474 9475 9476 9477 9478 9479
{
	/* special handling for emulation and FPGA,
	   wait 10 times longer */
	if (CHIP_REV_IS_SLOW(bp))
		msleep(MCP_ONE_TIMEOUT*10);
	else
		msleep(MCP_ONE_TIMEOUT);
}

9480 9481 9482 9483
/*
 * initializes bp->common.shmem_base and waits for validity signature to appear
 */
static int bnx2x_init_shmem(struct bnx2x *bp)
9484
{
9485 9486
	int cnt = 0;
	u32 val = 0;
9487

9488 9489 9490 9491 9492 9493 9494
	do {
		bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
		if (bp->common.shmem_base) {
			val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
			if (val & SHR_MEM_VALIDITY_MB)
				return 0;
		}
9495

9496
		bnx2x_mcp_wait_one(bp);
9497

9498
	} while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
9499

9500
	BNX2X_ERR("BAD MCP validity signature\n");
9501

9502 9503
	return -ENODEV;
}
9504

9505 9506 9507
static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
{
	int rc = bnx2x_init_shmem(bp);
9508 9509 9510 9511 9512 9513 9514 9515 9516 9517 9518 9519 9520 9521 9522 9523 9524 9525 9526 9527 9528 9529 9530 9531 9532 9533 9534

	/* Restore the `magic' bit value */
	if (!CHIP_IS_E1(bp))
		bnx2x_clp_reset_done(bp, magic_val);

	return rc;
}

static void bnx2x_pxp_prep(struct bnx2x *bp)
{
	if (!CHIP_IS_E1(bp)) {
		REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
		REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
		mmiowb();
	}
}

/*
 * Reset the whole chip except for:
 *      - PCIE core
 *      - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
 *              one reset bit)
 *      - IGU
 *      - MISC (including AEU)
 *      - GRC
 *      - RBCN, RBCP
 */
9535
static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
9536 9537
{
	u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
9538
	u32 global_bits2, stay_reset2;
9539 9540 9541 9542 9543 9544 9545 9546

	/*
	 * Bits that have to be set in reset_mask2 if we want to reset 'global'
	 * (per chip) blocks.
	 */
	global_bits2 =
		MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
		MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
9547

9548 9549 9550 9551 9552
	/* Don't reset the following blocks.
	 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
	 *            reset, as in 4 port device they might still be owned
	 *            by the MCP (there is only one leader per path).
	 */
9553 9554 9555 9556 9557 9558
	not_reset_mask1 =
		MISC_REGISTERS_RESET_REG_1_RST_HC |
		MISC_REGISTERS_RESET_REG_1_RST_PXPV |
		MISC_REGISTERS_RESET_REG_1_RST_PXP;

	not_reset_mask2 =
9559
		MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
9560 9561 9562 9563 9564 9565
		MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
		MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
		MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
		MISC_REGISTERS_RESET_REG_2_RST_RBCN |
		MISC_REGISTERS_RESET_REG_2_RST_GRC  |
		MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
9566 9567
		MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
		MISC_REGISTERS_RESET_REG_2_RST_ATC |
9568 9569 9570 9571 9572 9573 9574
		MISC_REGISTERS_RESET_REG_2_PGLC |
		MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
		MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
		MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
		MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
		MISC_REGISTERS_RESET_REG_2_UMAC0 |
		MISC_REGISTERS_RESET_REG_2_UMAC1;
9575

9576 9577 9578 9579 9580 9581 9582 9583 9584
	/*
	 * Keep the following blocks in reset:
	 *  - all xxMACs are handled by the bnx2x_link code.
	 */
	stay_reset2 =
		MISC_REGISTERS_RESET_REG_2_XMAC |
		MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;

	/* Full reset masks according to the chip */
9585 9586 9587 9588
	reset_mask1 = 0xffffffff;

	if (CHIP_IS_E1(bp))
		reset_mask2 = 0xffff;
9589
	else if (CHIP_IS_E1H(bp))
9590
		reset_mask2 = 0x1ffff;
9591 9592 9593 9594
	else if (CHIP_IS_E2(bp))
		reset_mask2 = 0xfffff;
	else /* CHIP_IS_E3 */
		reset_mask2 = 0x3ffffff;
9595 9596 9597 9598 9599 9600 9601 9602 9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613

	/* Don't reset global blocks unless we need to */
	if (!global)
		reset_mask2 &= ~global_bits2;

	/*
	 * In case of attention in the QM, we need to reset PXP
	 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
	 * because otherwise QM reset would release 'close the gates' shortly
	 * before resetting the PXP, then the PSWRQ would send a write
	 * request to PGLUE. Then when PXP is reset, PGLUE would try to
	 * read the payload data from PSWWR, but PSWWR would not
	 * respond. The write queue in PGLUE would stuck, dmae commands
	 * would not return. Therefore it's important to reset the second
	 * reset register (containing the
	 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
	 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
	 * bit).
	 */
9614 9615 9616
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
	       reset_mask2 & (~not_reset_mask2));

9617 9618 9619
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
	       reset_mask1 & (~not_reset_mask1));

9620 9621 9622
	barrier();
	mmiowb();

9623 9624 9625 9626 9627 9628
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
	       reset_mask2 & (~stay_reset2));

	barrier();
	mmiowb();

9629
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
9630 9631 9632
	mmiowb();
}

9633 9634 9635 9636 9637 9638 9639 9640 9641 9642 9643 9644 9645 9646 9647 9648 9649 9650 9651 9652
/**
 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
 * It should get cleared in no more than 1s.
 *
 * @bp:	driver handle
 *
 * It should get cleared in no more than 1s. Returns 0 if
 * pending writes bit gets cleared.
 */
static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
{
	u32 cnt = 1000;
	u32 pend_bits = 0;

	do {
		pend_bits  = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);

		if (pend_bits == 0)
			break;

Y
Yuval Mintz 已提交
9653
		usleep_range(1000, 2000);
9654 9655 9656 9657 9658 9659 9660 9661 9662 9663 9664 9665
	} while (cnt-- > 0);

	if (cnt <= 0) {
		BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
			  pend_bits);
		return -EBUSY;
	}

	return 0;
}

static int bnx2x_process_kill(struct bnx2x *bp, bool global)
9666 9667 9668 9669
{
	int cnt = 1000;
	u32 val = 0;
	u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Y
Yuval Mintz 已提交
9670
	u32 tags_63_32 = 0;
9671 9672 9673 9674 9675 9676 9677 9678

	/* Empty the Tetris buffer, wait for 1s */
	do {
		sr_cnt  = REG_RD(bp, PXP2_REG_RD_SR_CNT);
		blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
		port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
		port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
		pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
9679 9680 9681
		if (CHIP_IS_E3(bp))
			tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);

9682 9683 9684
		if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
		    ((port_is_idle_0 & 0x1) == 0x1) &&
		    ((port_is_idle_1 & 0x1) == 0x1) &&
9685 9686
		    (pgl_exp_rom2 == 0xffffffff) &&
		    (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
9687
			break;
Y
Yuval Mintz 已提交
9688
		usleep_range(1000, 2000);
9689 9690 9691
	} while (cnt-- > 0);

	if (cnt <= 0) {
M
Merav Sicron 已提交
9692 9693
		BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
		BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
9694 9695 9696 9697 9698 9699 9700 9701 9702 9703
			  sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
			  pgl_exp_rom2);
		return -EAGAIN;
	}

	barrier();

	/* Close gates #2, #3 and #4 */
	bnx2x_set_234_gates(bp, true);

9704 9705 9706 9707
	/* Poll for IGU VQs for 57712 and newer chips */
	if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
		return -EAGAIN;

9708 9709 9710 9711 9712 9713 9714 9715 9716 9717 9718 9719
	/* TBD: Indicate that "process kill" is in progress to MCP */

	/* Clear "unprepared" bit */
	REG_WR(bp, MISC_REG_UNPREPARED, 0);
	barrier();

	/* Make sure all is written to the chip before the reset */
	mmiowb();

	/* Wait for 1ms to empty GLUE and PCI-E core queues,
	 * PSWHST, GRC and PSWRD Tetris buffer.
	 */
Y
Yuval Mintz 已提交
9720
	usleep_range(1000, 2000);
9721 9722 9723

	/* Prepare to chip reset: */
	/* MCP */
9724 9725
	if (global)
		bnx2x_reset_mcp_prep(bp, &val);
9726 9727 9728 9729 9730 9731

	/* PXP */
	bnx2x_pxp_prep(bp);
	barrier();

	/* reset the chip */
9732
	bnx2x_process_kill_chip_reset(bp, global);
9733 9734
	barrier();

9735 9736 9737 9738
	/* clear errors in PGB */
	if (!CHIP_IS_E1x(bp))
		REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);

9739 9740
	/* Recover after reset: */
	/* MCP */
9741
	if (global && bnx2x_reset_mcp_comp(bp, val))
9742 9743
		return -EAGAIN;

9744 9745
	/* TBD: Add resetting the NO_MCP mode DB here */

9746 9747 9748 9749 9750 9751
	/* Open the gates #2, #3 and #4 */
	bnx2x_set_234_gates(bp, false);

	/* TBD: IGU/AEU preparation bring back the AEU/IGU to a
	 * reset state, re-enable attentions. */

E
Eliezer Tamir 已提交
9752 9753 9754
	return 0;
}

9755
static int bnx2x_leader_reset(struct bnx2x *bp)
9756 9757
{
	int rc = 0;
9758
	bool global = bnx2x_reset_is_global(bp);
A
Ariel Elior 已提交
9759 9760 9761 9762 9763 9764
	u32 load_code;

	/* if not going to reset MCP - load "fake" driver to reset HW while
	 * driver is owner of the HW
	 */
	if (!global && !BP_NOMCP(bp)) {
Y
Yuval Mintz 已提交
9765 9766
		load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
					     DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
A
Ariel Elior 已提交
9767 9768 9769 9770 9771 9772 9773 9774 9775 9776 9777 9778 9779 9780 9781 9782 9783 9784
		if (!load_code) {
			BNX2X_ERR("MCP response failure, aborting\n");
			rc = -EAGAIN;
			goto exit_leader_reset;
		}
		if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
		    (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
			BNX2X_ERR("MCP unexpected resp, aborting\n");
			rc = -EAGAIN;
			goto exit_leader_reset2;
		}
		load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
		if (!load_code) {
			BNX2X_ERR("MCP response failure, aborting\n");
			rc = -EAGAIN;
			goto exit_leader_reset2;
		}
	}
9785

9786
	/* Try to recover after the failure */
9787
	if (bnx2x_process_kill(bp, global)) {
M
Merav Sicron 已提交
9788 9789
		BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
			  BP_PATH(bp));
9790
		rc = -EAGAIN;
A
Ariel Elior 已提交
9791
		goto exit_leader_reset2;
9792 9793
	}

9794 9795 9796 9797
	/*
	 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
	 * state.
	 */
9798
	bnx2x_set_reset_done(bp);
9799 9800
	if (global)
		bnx2x_clear_reset_global(bp);
9801

A
Ariel Elior 已提交
9802 9803 9804 9805 9806 9807
exit_leader_reset2:
	/* unload "fake driver" if it was loaded */
	if (!global && !BP_NOMCP(bp)) {
		bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
		bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
	}
9808 9809
exit_leader_reset:
	bp->is_leader = 0;
9810 9811
	bnx2x_release_leader_lock(bp);
	smp_mb();
9812 9813 9814
	return rc;
}

E
Eric Dumazet 已提交
9815
static void bnx2x_recovery_failed(struct bnx2x *bp)
9816 9817 9818 9819 9820 9821 9822 9823 9824 9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837
{
	netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");

	/* Disconnect this device */
	netif_device_detach(bp->dev);

	/*
	 * Block ifup for all function on this engine until "process kill"
	 * or power cycle.
	 */
	bnx2x_set_reset_in_progress(bp);

	/* Shut down the power */
	bnx2x_set_power_state(bp, PCI_D3hot);

	bp->recovery_state = BNX2X_RECOVERY_FAILED;

	smp_mb();
}

/*
 * Assumption: runs under rtnl lock. This together with the fact
9838
 * that it's called only from bnx2x_sp_rtnl() ensure that it
9839 9840 9841 9842
 * will never be called when netif_running(bp->dev) is false.
 */
static void bnx2x_parity_recover(struct bnx2x *bp)
{
9843
	bool global = false;
9844
	u32 error_recovered, error_unrecovered;
A
Ariel Elior 已提交
9845
	bool is_parity;
9846

9847 9848 9849 9850 9851
	DP(NETIF_MSG_HW, "Handling parity\n");
	while (1) {
		switch (bp->recovery_state) {
		case BNX2X_RECOVERY_INIT:
			DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
A
Ariel Elior 已提交
9852 9853
			is_parity = bnx2x_chk_parity_attn(bp, &global, false);
			WARN_ON(!is_parity);
9854

9855
			/* Try to get a LEADER_LOCK HW lock */
9856 9857 9858 9859 9860 9861 9862 9863 9864 9865 9866
			if (bnx2x_trylock_leader_lock(bp)) {
				bnx2x_set_reset_in_progress(bp);
				/*
				 * Check if there is a global attention and if
				 * there was a global attention, set the global
				 * reset bit.
				 */

				if (global)
					bnx2x_set_reset_global(bp);

9867
				bp->is_leader = 1;
9868
			}
9869 9870 9871

			/* Stop the driver */
			/* If interface has been removed - break */
Y
Yuval Mintz 已提交
9872
			if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
9873 9874 9875
				return;

			bp->recovery_state = BNX2X_RECOVERY_WAIT;
9876 9877 9878 9879

			/* Ensure "is_leader", MCP command sequence and
			 * "recovery_state" update values are seen on other
			 * CPUs.
9880
			 */
9881
			smp_mb();
9882 9883 9884 9885 9886
			break;

		case BNX2X_RECOVERY_WAIT:
			DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
			if (bp->is_leader) {
9887
				int other_engine = BP_PATH(bp) ? 0 : 1;
9888 9889 9890 9891
				bool other_load_status =
					bnx2x_get_load_status(bp, other_engine);
				bool load_status =
					bnx2x_get_load_status(bp, BP_PATH(bp));
9892 9893 9894 9895 9896 9897 9898
				global = bnx2x_reset_is_global(bp);

				/*
				 * In case of a parity in a global block, let
				 * the first leader that performs a
				 * leader_reset() reset the global blocks in
				 * order to clear global attentions. Otherwise
9899
				 * the gates will remain closed for that
9900 9901
				 * engine.
				 */
9902 9903
				if (load_status ||
				    (global && other_load_status)) {
9904 9905 9906
					/* Wait until all other functions get
					 * down.
					 */
9907
					schedule_delayed_work(&bp->sp_rtnl_task,
9908 9909 9910 9911 9912 9913 9914 9915
								HZ/10);
					return;
				} else {
					/* If all other functions got down -
					 * try to bring the chip back to
					 * normal. In any case it's an exit
					 * point for a leader.
					 */
9916 9917
					if (bnx2x_leader_reset(bp)) {
						bnx2x_recovery_failed(bp);
9918 9919 9920
						return;
					}

9921 9922 9923 9924 9925 9926
					/* If we are here, means that the
					 * leader has succeeded and doesn't
					 * want to be a leader any more. Try
					 * to continue as a none-leader.
					 */
					break;
9927 9928
				}
			} else { /* non-leader */
9929
				if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
9930 9931 9932 9933 9934 9935
					/* Try to get a LEADER_LOCK HW lock as
					 * long as a former leader may have
					 * been unloaded by the user or
					 * released a leadership by another
					 * reason.
					 */
9936
					if (bnx2x_trylock_leader_lock(bp)) {
9937 9938 9939 9940 9941 9942 9943
						/* I'm a leader now! Restart a
						 * switch case.
						 */
						bp->is_leader = 1;
						break;
					}

9944
					schedule_delayed_work(&bp->sp_rtnl_task,
9945 9946 9947
								HZ/10);
					return;

9948 9949 9950 9951 9952 9953 9954
				} else {
					/*
					 * If there was a global attention, wait
					 * for it to be cleared.
					 */
					if (bnx2x_reset_is_global(bp)) {
						schedule_delayed_work(
9955 9956
							&bp->sp_rtnl_task,
							HZ/10);
9957 9958 9959
						return;
					}

9960 9961 9962 9963
					error_recovered =
					  bp->eth_stats.recoverable_error;
					error_unrecovered =
					  bp->eth_stats.unrecoverable_error;
A
Ariel Elior 已提交
9964 9965 9966
					bp->recovery_state =
						BNX2X_RECOVERY_NIC_LOADING;
					if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
9967
						error_unrecovered++;
A
Ariel Elior 已提交
9968
						netdev_err(bp->dev,
M
Merav Sicron 已提交
9969
							   "Recovery failed. Power cycle needed\n");
A
Ariel Elior 已提交
9970 9971 9972 9973 9974 9975 9976
						/* Disconnect this device */
						netif_device_detach(bp->dev);
						/* Shut down the power */
						bnx2x_set_power_state(
							bp, PCI_D3hot);
						smp_mb();
					} else {
9977 9978
						bp->recovery_state =
							BNX2X_RECOVERY_DONE;
9979
						error_recovered++;
9980 9981
						smp_mb();
					}
9982 9983 9984 9985
					bp->eth_stats.recoverable_error =
						error_recovered;
					bp->eth_stats.unrecoverable_error =
						error_unrecovered;
9986

9987 9988 9989 9990 9991 9992 9993 9994 9995
					return;
				}
			}
		default:
			return;
		}
	}
}

9996 9997
static int bnx2x_close(struct net_device *dev);

9998 9999 10000
/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
 * scheduled on a general queue in order to prevent a dead lock.
 */
10001
static void bnx2x_sp_rtnl_task(struct work_struct *work)
10002
{
10003
	struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
10004 10005 10006

	rtnl_lock();

10007 10008 10009 10010
	if (!netif_running(bp->dev)) {
		rtnl_unlock();
		return;
	}
10011

Y
Yuval Mintz 已提交
10012
	if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
10013
#ifdef BNX2X_STOP_ON_ERROR
Y
Yuval Mintz 已提交
10014 10015 10016
		BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
			  "you will need to reboot when done\n");
		goto sp_rtnl_not_reset;
10017 10018
#endif
		/*
10019 10020
		 * Clear all pending SP commands as we are going to reset the
		 * function anyway.
10021
		 */
10022 10023 10024
		bp->sp_rtnl_state = 0;
		smp_mb();

10025
		bnx2x_parity_recover(bp);
10026

10027 10028
		rtnl_unlock();
		return;
10029 10030 10031
	}

	if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Y
Yuval Mintz 已提交
10032 10033 10034 10035 10036 10037
#ifdef BNX2X_STOP_ON_ERROR
		BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
			  "you will need to reboot when done\n");
		goto sp_rtnl_not_reset;
#endif

10038 10039 10040 10041 10042 10043 10044
		/*
		 * Clear all pending SP commands as we are going to reset the
		 * function anyway.
		 */
		bp->sp_rtnl_state = 0;
		smp_mb();

Y
Yuval Mintz 已提交
10045
		bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
10046
		bnx2x_nic_load(bp, LOAD_NORMAL);
10047

10048 10049
		rtnl_unlock();
		return;
10050
	}
10051 10052 10053 10054 10055
#ifdef BNX2X_STOP_ON_ERROR
sp_rtnl_not_reset:
#endif
	if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
		bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
B
Barak Witkowski 已提交
10056 10057
	if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
		bnx2x_after_function_update(bp);
10058 10059 10060 10061 10062 10063
	/*
	 * in case of fan failure we need to reset id if the "stop on error"
	 * debug flag is set, since we trying to prevent permanent overheating
	 * damage
	 */
	if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
M
Merav Sicron 已提交
10064
		DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
10065 10066
		netif_device_detach(bp->dev);
		bnx2x_close(bp->dev);
10067 10068
		rtnl_unlock();
		return;
10069 10070
	}

10071 10072 10073 10074 10075
	if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
		DP(BNX2X_MSG_SP,
		   "sending set mcast vf pf channel message from rtnl sp-task\n");
		bnx2x_vfpf_set_mcast(bp->dev);
	}
10076 10077 10078 10079 10080 10081 10082
	if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
			       &bp->sp_rtnl_state)){
		if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
			bnx2x_tx_disable(bp);
			BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
		}
	}
10083

10084 10085 10086
	if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
		DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
		bnx2x_set_rx_mode_inner(bp);
10087 10088
	}

10089 10090 10091 10092
	if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
			       &bp->sp_rtnl_state))
		bnx2x_pf_set_vfs_vlan(bp);

10093
	if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
10094 10095
		bnx2x_dcbx_stop_hw_tx(bp);
		bnx2x_dcbx_resume_hw_tx(bp);
10096
	}
10097

10098 10099 10100 10101
	if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
			       &bp->sp_rtnl_state))
		bnx2x_update_mng_version(bp);

10102 10103 10104
	/* work which needs rtnl lock not-taken (as it takes the lock itself and
	 * can be called from other contexts as well)
	 */
10105
	rtnl_unlock();
10106

A
Ariel Elior 已提交
10107
	/* enable SR-IOV if applicable */
10108
	if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
10109 10110
					       &bp->sp_rtnl_state)) {
		bnx2x_disable_sriov(bp);
A
Ariel Elior 已提交
10111
		bnx2x_enable_sriov(bp);
10112
	}
10113 10114
}

10115 10116 10117 10118 10119 10120 10121 10122 10123 10124 10125 10126 10127 10128 10129 10130 10131 10132 10133 10134 10135 10136 10137 10138 10139 10140 10141 10142 10143 10144 10145
static void bnx2x_period_task(struct work_struct *work)
{
	struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);

	if (!netif_running(bp->dev))
		goto period_task_exit;

	if (CHIP_REV_IS_SLOW(bp)) {
		BNX2X_ERR("period task called on emulation, ignoring\n");
		goto period_task_exit;
	}

	bnx2x_acquire_phy_lock(bp);
	/*
	 * The barrier is needed to ensure the ordering between the writing to
	 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
	 * the reading here.
	 */
	smp_mb();
	if (bp->port.pmf) {
		bnx2x_period_func(&bp->link_params, &bp->link_vars);

		/* Re-queue task in 1 sec */
		queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
	}

	bnx2x_release_phy_lock(bp);
period_task_exit:
	return;
}

E
Eliezer Tamir 已提交
10146 10147 10148 10149
/*
 * Init service functions
 */

10150
static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
D
Dmitry Kravkov 已提交
10151 10152 10153 10154
{
	u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
	u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
	return base + (BP_ABS_FUNC(bp)) * stride;
10155 10156
}

Y
Yuval Mintz 已提交
10157 10158 10159 10160 10161 10162 10163 10164 10165 10166 10167 10168 10169 10170 10171 10172 10173 10174 10175
static bool bnx2x_prev_unload_close_umac(struct bnx2x *bp,
					 u8 port, u32 reset_reg,
					 struct bnx2x_mac_vals *vals)
{
	u32 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
	u32 base_addr;

	if (!(mask & reset_reg))
		return false;

	BNX2X_DEV_INFO("Disable umac Rx %02x\n", port);
	base_addr = port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
	vals->umac_addr[port] = base_addr + UMAC_REG_COMMAND_CONFIG;
	vals->umac_val[port] = REG_RD(bp, vals->umac_addr[port]);
	REG_WR(bp, vals->umac_addr[port], 0);

	return true;
}

10176 10177
static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
					struct bnx2x_mac_vals *vals)
10178
{
10179 10180 10181
	u32 val, base_addr, offset, mask, reset_reg;
	bool mac_stopped = false;
	u8 port = BP_PORT(bp);
10182

10183
	/* reset addresses as they also mark which values were changed */
Y
Yuval Mintz 已提交
10184
	memset(vals, 0, sizeof(*vals));
10185

10186
	reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
A
Ariel Elior 已提交
10187

10188 10189 10190 10191 10192 10193 10194 10195 10196 10197
	if (!CHIP_IS_E3(bp)) {
		val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
		mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
		if ((mask & reset_reg) && val) {
			u32 wb_data[2];
			BNX2X_DEV_INFO("Disable bmac Rx\n");
			base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
						: NIG_REG_INGRESS_BMAC0_MEM;
			offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
						: BIGMAC_REGISTER_BMAC_CONTROL;
10198

10199 10200 10201 10202 10203 10204 10205 10206
			/*
			 * use rd/wr since we cannot use dmae. This is safe
			 * since MCP won't access the bus due to the request
			 * to unload, and no function on the path can be
			 * loaded at this time.
			 */
			wb_data[0] = REG_RD(bp, base_addr + offset);
			wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
10207 10208 10209
			vals->bmac_addr = base_addr + offset;
			vals->bmac_val[0] = wb_data[0];
			vals->bmac_val[1] = wb_data[1];
10210
			wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
10211 10212
			REG_WR(bp, vals->bmac_addr, wb_data[0]);
			REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
10213 10214
		}
		BNX2X_DEV_INFO("Disable emac Rx\n");
10215 10216 10217
		vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
		vals->emac_val = REG_RD(bp, vals->emac_addr);
		REG_WR(bp, vals->emac_addr, 0);
10218 10219 10220 10221 10222 10223 10224 10225 10226 10227
		mac_stopped = true;
	} else {
		if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
			BNX2X_DEV_INFO("Disable xmac Rx\n");
			base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
			val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
			REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
			       val & ~(1 << 1));
			REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
			       val | (1 << 1));
10228 10229 10230
			vals->xmac_addr = base_addr + XMAC_REG_CTRL;
			vals->xmac_val = REG_RD(bp, vals->xmac_addr);
			REG_WR(bp, vals->xmac_addr, 0);
10231 10232
			mac_stopped = true;
		}
Y
Yuval Mintz 已提交
10233 10234 10235 10236 10237

		mac_stopped |= bnx2x_prev_unload_close_umac(bp, 0,
							    reset_reg, vals);
		mac_stopped |= bnx2x_prev_unload_close_umac(bp, 1,
							    reset_reg, vals);
10238 10239 10240 10241 10242 10243 10244
	}

	if (mac_stopped)
		msleep(20);
}

#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
10245 10246
#define BNX2X_PREV_UNDI_PROD_ADDR_H(f) (BAR_TSTRORM_INTMEM + \
					0x1848 + ((f) << 4))
10247 10248 10249 10250
#define BNX2X_PREV_UNDI_RCQ(val)	((val) & 0xffff)
#define BNX2X_PREV_UNDI_BD(val)		((val) >> 16 & 0xffff)
#define BNX2X_PREV_UNDI_PROD(rcq, bd)	((bd) << 16 | (rcq))

10251 10252 10253
#define BCM_5710_UNDI_FW_MF_MAJOR	(0x07)
#define BCM_5710_UNDI_FW_MF_MINOR	(0x08)
#define BCM_5710_UNDI_FW_MF_VERS	(0x05)
10254 10255 10256 10257 10258 10259 10260 10261 10262 10263 10264 10265 10266 10267 10268 10269 10270 10271

static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
{
	/* UNDI marks its presence in DORQ -
	 * it initializes CID offset for normal bell to 0x7
	 */
	if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
	    MISC_REGISTERS_RESET_REG_1_RST_DORQ))
		return false;

	if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
		BNX2X_DEV_INFO("UNDI previously loaded\n");
		return true;
	}

	return false;
}

10272
static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 inc)
10273 10274
{
	u16 rcq, bd;
10275
	u32 addr, tmp_reg;
10276

10277 10278 10279 10280 10281 10282
	if (BP_FUNC(bp) < 2)
		addr = BNX2X_PREV_UNDI_PROD_ADDR(BP_PORT(bp));
	else
		addr = BNX2X_PREV_UNDI_PROD_ADDR_H(BP_FUNC(bp) - 2);

	tmp_reg = REG_RD(bp, addr);
10283 10284 10285 10286
	rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
	bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;

	tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
10287
	REG_WR(bp, addr, tmp_reg);
10288

10289 10290
	BNX2X_DEV_INFO("UNDI producer [%d/%d][%08x] rings bd -> 0x%04x, rcq -> 0x%04x\n",
		       BP_PORT(bp), BP_FUNC(bp), addr, bd, rcq);
10291 10292
}

B
Bill Pemberton 已提交
10293
static int bnx2x_prev_mcp_done(struct bnx2x *bp)
10294
{
Y
Yuval Mintz 已提交
10295 10296
	u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
				  DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
10297 10298 10299 10300 10301 10302 10303 10304
	if (!rc) {
		BNX2X_ERR("MCP response failure, aborting\n");
		return -EBUSY;
	}

	return 0;
}

10305 10306 10307 10308 10309 10310 10311 10312 10313 10314 10315 10316 10317 10318
static struct bnx2x_prev_path_list *
		bnx2x_prev_path_get_entry(struct bnx2x *bp)
{
	struct bnx2x_prev_path_list *tmp_list;

	list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
		if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
		    bp->pdev->bus->number == tmp_list->bus &&
		    BP_PATH(bp) == tmp_list->path)
			return tmp_list;

	return NULL;
}

Y
Yuval Mintz 已提交
10319 10320 10321 10322 10323 10324 10325 10326 10327 10328 10329 10330 10331 10332 10333 10334 10335 10336 10337 10338 10339 10340 10341 10342 10343
static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
{
	struct bnx2x_prev_path_list *tmp_list;
	int rc;

	rc = down_interruptible(&bnx2x_prev_sem);
	if (rc) {
		BNX2X_ERR("Received %d when tried to take lock\n", rc);
		return rc;
	}

	tmp_list = bnx2x_prev_path_get_entry(bp);
	if (tmp_list) {
		tmp_list->aer = 1;
		rc = 0;
	} else {
		BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
			  BP_PATH(bp));
	}

	up(&bnx2x_prev_sem);

	return rc;
}

B
Bill Pemberton 已提交
10344
static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
10345 10346
{
	struct bnx2x_prev_path_list *tmp_list;
10347
	bool rc = false;
10348 10349 10350 10351

	if (down_trylock(&bnx2x_prev_sem))
		return false;

Y
Yuval Mintz 已提交
10352 10353 10354 10355 10356 10357
	tmp_list = bnx2x_prev_path_get_entry(bp);
	if (tmp_list) {
		if (tmp_list->aer) {
			DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
			   BP_PATH(bp));
		} else {
10358 10359 10360 10361 10362 10363 10364 10365 10366 10367 10368
			rc = true;
			BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
				       BP_PATH(bp));
		}
	}

	up(&bnx2x_prev_sem);

	return rc;
}

10369 10370 10371 10372 10373 10374 10375 10376 10377 10378 10379 10380 10381 10382 10383
bool bnx2x_port_after_undi(struct bnx2x *bp)
{
	struct bnx2x_prev_path_list *entry;
	bool val;

	down(&bnx2x_prev_sem);

	entry = bnx2x_prev_path_get_entry(bp);
	val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));

	up(&bnx2x_prev_sem);

	return val;
}

10384
static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
10385 10386 10387 10388
{
	struct bnx2x_prev_path_list *tmp_list;
	int rc;

Y
Yuval Mintz 已提交
10389 10390 10391 10392 10393 10394 10395 10396 10397 10398 10399 10400 10401 10402 10403 10404 10405 10406 10407 10408 10409 10410
	rc = down_interruptible(&bnx2x_prev_sem);
	if (rc) {
		BNX2X_ERR("Received %d when tried to take lock\n", rc);
		return rc;
	}

	/* Check whether the entry for this path already exists */
	tmp_list = bnx2x_prev_path_get_entry(bp);
	if (tmp_list) {
		if (!tmp_list->aer) {
			BNX2X_ERR("Re-Marking the path.\n");
		} else {
			DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
			   BP_PATH(bp));
			tmp_list->aer = 0;
		}
		up(&bnx2x_prev_sem);
		return 0;
	}
	up(&bnx2x_prev_sem);

	/* Create an entry for this path and add it */
10411
	tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
10412 10413 10414 10415 10416 10417 10418 10419
	if (!tmp_list) {
		BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
		return -ENOMEM;
	}

	tmp_list->bus = bp->pdev->bus->number;
	tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
	tmp_list->path = BP_PATH(bp);
Y
Yuval Mintz 已提交
10420
	tmp_list->aer = 0;
10421
	tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
10422 10423 10424 10425 10426 10427

	rc = down_interruptible(&bnx2x_prev_sem);
	if (rc) {
		BNX2X_ERR("Received %d when tried to take lock\n", rc);
		kfree(tmp_list);
	} else {
Y
Yuval Mintz 已提交
10428 10429
		DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
		   BP_PATH(bp));
10430 10431 10432 10433 10434 10435 10436
		list_add(&tmp_list->list, &bnx2x_prev_list);
		up(&bnx2x_prev_sem);
	}

	return rc;
}

B
Bill Pemberton 已提交
10437
static int bnx2x_do_flr(struct bnx2x *bp)
10438 10439 10440
{
	struct pci_dev *dev = bp->pdev;

10441 10442 10443 10444 10445 10446 10447 10448 10449 10450 10451
	if (CHIP_IS_E1x(bp)) {
		BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
		return -EINVAL;
	}

	/* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
	if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
		BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
			  bp->common.bc_ver);
		return -EINVAL;
	}
10452

10453 10454
	if (!pci_wait_for_pending_transaction(dev))
		dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
10455

10456
	BNX2X_DEV_INFO("Initiating FLR\n");
10457 10458 10459 10460 10461
	bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);

	return 0;
}

B
Bill Pemberton 已提交
10462
static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
10463 10464 10465 10466 10467 10468 10469 10470 10471
{
	int rc;

	BNX2X_DEV_INFO("Uncommon unload Flow\n");

	/* Test if previous unload process was already finished for this path */
	if (bnx2x_prev_is_path_marked(bp))
		return bnx2x_prev_mcp_done(bp);

10472 10473
	BNX2X_DEV_INFO("Path is unmarked\n");

10474 10475 10476 10477
	/* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
	if (bnx2x_prev_is_after_undi(bp))
		goto out;

10478 10479 10480 10481
	/* If function has FLR capabilities, and existing FW version matches
	 * the one required, then FLR will be sufficient to clean any residue
	 * left by previous driver
	 */
10482
	rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
10483 10484 10485 10486 10487 10488 10489 10490 10491 10492 10493 10494 10495 10496

	if (!rc) {
		/* fw version is good */
		BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
		rc = bnx2x_do_flr(bp);
	}

	if (!rc) {
		/* FLR was performed */
		BNX2X_DEV_INFO("FLR successful\n");
		return 0;
	}

	BNX2X_DEV_INFO("Could not FLR\n");
10497

10498
out:
10499 10500 10501 10502 10503 10504 10505 10506
	/* Close the MCP request, return failure*/
	rc = bnx2x_prev_mcp_done(bp);
	if (!rc)
		rc = BNX2X_PREV_WAIT_NEEDED;

	return rc;
}

B
Bill Pemberton 已提交
10507
static int bnx2x_prev_unload_common(struct bnx2x *bp)
10508 10509
{
	u32 reset_reg, tmp_reg = 0, rc;
10510
	bool prev_undi = false;
10511 10512
	struct bnx2x_mac_vals mac_vals;

10513 10514 10515 10516 10517 10518
	/* It is possible a previous function received 'common' answer,
	 * but hasn't loaded yet, therefore creating a scenario of
	 * multiple functions receiving 'common' on the same path.
	 */
	BNX2X_DEV_INFO("Common unload Flow\n");

10519 10520
	memset(&mac_vals, 0, sizeof(mac_vals));

10521 10522 10523 10524 10525 10526 10527 10528 10529 10530
	if (bnx2x_prev_is_path_marked(bp))
		return bnx2x_prev_mcp_done(bp);

	reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);

	/* Reset should be performed after BRB is emptied */
	if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
		u32 timer_count = 1000;

		/* Close the MAC Rx to prevent BRB from filling up */
10531 10532
		bnx2x_prev_unload_close_mac(bp, &mac_vals);

Y
Yuval Mintz 已提交
10533
		/* close LLH filters for both ports towards the BRB */
10534
		bnx2x_set_rx_filter(&bp->link_params, 0);
Y
Yuval Mintz 已提交
10535
		bp->link_params.port ^= 1;
10536
		bnx2x_set_rx_filter(&bp->link_params, 0);
Y
Yuval Mintz 已提交
10537
		bp->link_params.port ^= 1;
10538

10539 10540 10541 10542 10543 10544 10545
		/* Check if the UNDI driver was previously loaded */
		if (bnx2x_prev_is_after_undi(bp)) {
			prev_undi = true;
			/* clear the UNDI indication */
			REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
			/* clear possible idle check errors */
			REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
10546
		}
10547 10548 10549 10550
		if (!CHIP_IS_E1x(bp))
			/* block FW from writing to host */
			REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);

10551 10552 10553 10554
		/* wait until BRB is empty */
		tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
		while (timer_count) {
			u32 prev_brb = tmp_reg;
10555

10556 10557 10558
			tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
			if (!tmp_reg)
				break;
10559

10560
			BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10561

10562 10563 10564 10565 10566
			/* reset timer as long as BRB actually gets emptied */
			if (prev_brb > tmp_reg)
				timer_count = 1000;
			else
				timer_count--;
10567

10568 10569 10570 10571
			/* If UNDI resides in memory, manually increment it */
			if (prev_undi)
				bnx2x_prev_unload_undi_inc(bp, 1);

10572
			udelay(10);
10573
		}
10574 10575 10576

		if (!timer_count)
			BNX2X_ERR("Failed to empty BRB, hope for the best\n");
10577
	}
A
Ariel Elior 已提交
10578

10579 10580 10581
	/* No packets are in the pipeline, path is ready for reset */
	bnx2x_reset_common(bp);

10582 10583
	if (mac_vals.xmac_addr)
		REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
Y
Yuval Mintz 已提交
10584 10585 10586 10587
	if (mac_vals.umac_addr[0])
		REG_WR(bp, mac_vals.umac_addr[0], mac_vals.umac_val[0]);
	if (mac_vals.umac_addr[1])
		REG_WR(bp, mac_vals.umac_addr[1], mac_vals.umac_val[1]);
10588 10589 10590 10591 10592 10593 10594
	if (mac_vals.emac_addr)
		REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
	if (mac_vals.bmac_addr) {
		REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
		REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
	}

10595
	rc = bnx2x_prev_mark_path(bp, prev_undi);
10596 10597 10598 10599 10600 10601 10602 10603
	if (rc) {
		bnx2x_prev_mcp_done(bp);
		return rc;
	}

	return bnx2x_prev_mcp_done(bp);
}

B
Bill Pemberton 已提交
10604
static int bnx2x_prev_unload(struct bnx2x *bp)
10605 10606 10607 10608 10609
{
	int time_counter = 10;
	u32 rc, fw, hw_lock_reg, hw_lock_val;
	BNX2X_DEV_INFO("Entering Previous Unload Flow\n");

10610 10611 10612
	/* clear hw from errors which may have resulted from an interrupted
	 * dmae transaction.
	 */
Y
Yuval Mintz 已提交
10613
	bnx2x_clean_pglue_errors(bp);
10614 10615

	/* Release previously held locks */
10616 10617 10618 10619
	hw_lock_reg = (BP_FUNC(bp) <= 5) ?
		      (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
		      (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);

10620
	hw_lock_val = REG_RD(bp, hw_lock_reg);
10621 10622 10623 10624 10625 10626 10627 10628 10629 10630 10631 10632 10633 10634
	if (hw_lock_val) {
		if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
			BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
			REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
			       (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
		}

		BNX2X_DEV_INFO("Release Previously held hw lock\n");
		REG_WR(bp, hw_lock_reg, 0xffffffff);
	} else
		BNX2X_DEV_INFO("No need to release hw/nvram locks\n");

	if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
		BNX2X_DEV_INFO("Release previously held alr\n");
10635
		bnx2x_release_alr(bp);
10636 10637 10638
	}

	do {
Y
Yuval Mintz 已提交
10639
		int aer = 0;
10640 10641 10642 10643 10644 10645 10646 10647
		/* Lock MCP using an unload request */
		fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
		if (!fw) {
			BNX2X_ERR("MCP response failure, aborting\n");
			rc = -EBUSY;
			break;
		}

Y
Yuval Mintz 已提交
10648 10649 10650 10651 10652 10653 10654 10655
		rc = down_interruptible(&bnx2x_prev_sem);
		if (rc) {
			BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
				  rc);
		} else {
			/* If Path is marked by EEH, ignore unload status */
			aer = !!(bnx2x_prev_path_get_entry(bp) &&
				 bnx2x_prev_path_get_entry(bp)->aer);
Y
Yuval Mintz 已提交
10656
			up(&bnx2x_prev_sem);
Y
Yuval Mintz 已提交
10657 10658 10659
		}

		if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
10660 10661 10662 10663
			rc = bnx2x_prev_unload_common(bp);
			break;
		}

10664
		/* non-common reply from MCP might require looping */
10665 10666 10667 10668 10669 10670 10671 10672
		rc = bnx2x_prev_unload_uncommon(bp);
		if (rc != BNX2X_PREV_WAIT_NEEDED)
			break;

		msleep(20);
	} while (--time_counter);

	if (!time_counter || rc) {
10673 10674
		BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
		rc = -EPROBE_DEFER;
10675 10676
	}

10677
	/* Mark function if its port was used to boot from SAN */
10678
	if (bnx2x_port_after_undi(bp))
10679 10680 10681
		bp->link_params.feature_config_flags |=
			FEATURE_CONFIG_BOOT_FROM_SAN;

10682 10683 10684
	BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);

	return rc;
10685 10686
}

B
Bill Pemberton 已提交
10687
static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
10688
{
10689
	u32 val, val2, val3, val4, id, boot_mode;
E
Eilon Greenstein 已提交
10690
	u16 pmc;
10691 10692 10693 10694 10695 10696 10697

	/* Get the chip revision id and number. */
	/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
	val = REG_RD(bp, MISC_REG_CHIP_NUM);
	id = ((val & 0xffff) << 16);
	val = REG_RD(bp, MISC_REG_CHIP_REV);
	id |= ((val & 0xf) << 12);
Y
Yuval Mintz 已提交
10698 10699 10700 10701 10702 10703

	/* Metal is read from PCI regs, but we can't access >=0x400 from
	 * the configuration space (so we need to reg_rd)
	 */
	val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
	id |= (((val >> 24) & 0xf) << 4);
E
Eilon Greenstein 已提交
10704
	val = REG_RD(bp, MISC_REG_BOND_ID);
10705 10706
	id |= (val & 0xf);
	bp->common.chip_id = id;
10707

10708 10709 10710 10711 10712 10713 10714 10715 10716 10717 10718
	/* force 57811 according to MISC register */
	if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
		if (CHIP_IS_57810(bp))
			bp->common.chip_id = (CHIP_NUM_57811 << 16) |
				(bp->common.chip_id & 0x0000FFFF);
		else if (CHIP_IS_57810_MF(bp))
			bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
				(bp->common.chip_id & 0x0000FFFF);
		bp->common.chip_id |= 0x1;
	}

10719 10720 10721
	/* Set doorbell size */
	bp->db_size = (1 << BNX2X_DB_SHIFT);

10722
	if (!CHIP_IS_E1x(bp)) {
D
Dmitry Kravkov 已提交
10723 10724 10725 10726 10727 10728 10729 10730 10731 10732 10733 10734 10735 10736 10737 10738 10739 10740 10741
		val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
		if ((val & 1) == 0)
			val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
		else
			val = (val >> 1) & 1;
		BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
						       "2_PORT_MODE");
		bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
						 CHIP_2_PORT_MODE;

		if (CHIP_MODE_IS_4_PORT(bp))
			bp->pfid = (bp->pf_num >> 1);	/* 0..3 */
		else
			bp->pfid = (bp->pf_num & 0x6);	/* 0, 2, 4, 6 */
	} else {
		bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
		bp->pfid = bp->pf_num;			/* 0..7 */
	}

M
Merav Sicron 已提交
10742 10743
	BNX2X_DEV_INFO("pf_id: %x", bp->pfid);

D
Dmitry Kravkov 已提交
10744 10745
	bp->link_params.chip_id = bp->common.chip_id;
	BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
10746

10747 10748 10749 10750 10751 10752 10753
	val = (REG_RD(bp, 0x2874) & 0x55);
	if ((bp->common.chip_id & 0x1) ||
	    (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
		bp->flags |= ONE_PORT_FLAG;
		BNX2X_DEV_INFO("single port device\n");
	}

10754
	val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
D
Dmitry Kravkov 已提交
10755
	bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
10756 10757 10758 10759
				 (val & MCPR_NVM_CFG4_FLASH_SIZE));
	BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
		       bp->common.flash_size, bp->common.flash_size);

10760 10761
	bnx2x_init_shmem(bp);

D
Dmitry Kravkov 已提交
10762 10763 10764
	bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
					MISC_REG_GENERIC_CR_1 :
					MISC_REG_GENERIC_CR_0));
10765

10766
	bp->link_params.shmem_base = bp->common.shmem_base;
Y
Yaniv Rosner 已提交
10767
	bp->link_params.shmem2_base = bp->common.shmem2_base;
Y
Yaniv Rosner 已提交
10768 10769 10770 10771 10772 10773 10774 10775
	if (SHMEM2_RD(bp, size) >
	    (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
		bp->link_params.lfa_base =
		REG_RD(bp, bp->common.shmem2_base +
		       (u32)offsetof(struct shmem2_region,
				     lfa_host_addr[BP_PORT(bp)]));
	else
		bp->link_params.lfa_base = 0;
10776 10777
	BNX2X_DEV_INFO("shmem offset 0x%x  shmem2 offset 0x%x\n",
		       bp->common.shmem_base, bp->common.shmem2_base);
10778

D
Dmitry Kravkov 已提交
10779
	if (!bp->common.shmem_base) {
10780 10781 10782 10783 10784 10785
		BNX2X_DEV_INFO("MCP not active\n");
		bp->flags |= NO_MCP_FLAG;
		return;
	}

	bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
10786
	BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
10787 10788 10789 10790 10791

	bp->link_params.hw_led_mode = ((bp->common.hw_config &
					SHARED_HW_CFG_LED_MODE_MASK) >>
				       SHARED_HW_CFG_LED_MODE_SHIFT);

10792 10793 10794 10795 10796 10797 10798 10799 10800
	bp->link_params.feature_config_flags = 0;
	val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
	if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
		bp->link_params.feature_config_flags |=
				FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
	else
		bp->link_params.feature_config_flags &=
				~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;

10801 10802 10803 10804 10805 10806
	val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
	bp->common.bc_ver = val;
	BNX2X_DEV_INFO("bc_ver %X\n", val);
	if (val < BNX2X_BC_VER) {
		/* for now only warn
		 * later we might need to enforce this */
M
Merav Sicron 已提交
10807 10808
		BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
			  BNX2X_BC_VER, val);
10809
	}
E
Eilon Greenstein 已提交
10810
	bp->link_params.feature_config_flags |=
Y
Yaniv Rosner 已提交
10811
				(val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
D
Dmitry Kravkov 已提交
10812 10813
				FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;

Y
Yaniv Rosner 已提交
10814 10815 10816
	bp->link_params.feature_config_flags |=
		(val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
		FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
B
Barak Witkowski 已提交
10817 10818 10819
	bp->link_params.feature_config_flags |=
		(val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
		FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
10820 10821 10822
	bp->link_params.feature_config_flags |=
		(val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
		FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Y
Yaniv Rosner 已提交
10823 10824 10825 10826 10827

	bp->link_params.feature_config_flags |=
		(val >= REQ_BC_VER_4_MT_SUPPORTED) ?
		FEATURE_CONFIG_MT_SUPPORT : 0;

B
Barak Witkowski 已提交
10828 10829
	bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
			BC_SUPPORTS_PFC_STATS : 0;
10830

10831 10832 10833
	bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
			BC_SUPPORTS_FCOE_FEATURES : 0;

10834 10835
	bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
			BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
10836 10837 10838 10839

	bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
			BC_SUPPORTS_RMMOD_CMD : 0;

10840 10841 10842 10843 10844 10845 10846 10847 10848 10849 10850 10851 10852 10853 10854 10855 10856 10857
	boot_mode = SHMEM_RD(bp,
			dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
			PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
	switch (boot_mode) {
	case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
		bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
		break;
	case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
		bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
		break;
	case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
		bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
		break;
	case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
		bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
		break;
	}

J
Jon Mason 已提交
10858
	pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
10859 10860
	bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;

E
Eilon Greenstein 已提交
10861
	BNX2X_DEV_INFO("%sWoL capable\n",
E
Eilon Greenstein 已提交
10862
		       (bp->flags & NO_WOL_FLAG) ? "not " : "");
10863 10864 10865 10866 10867 10868

	val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
	val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
	val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
	val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);

V
Vladislav Zolotarov 已提交
10869 10870
	dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
		 val, val2, val3, val4);
10871 10872
}

D
Dmitry Kravkov 已提交
10873 10874 10875
#define IGU_FID(val)	GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
#define IGU_VEC(val)	GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)

B
Bill Pemberton 已提交
10876
static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
D
Dmitry Kravkov 已提交
10877 10878 10879 10880
{
	int pfid = BP_FUNC(bp);
	int igu_sb_id;
	u32 val;
10881
	u8 fid, igu_sb_cnt = 0;
D
Dmitry Kravkov 已提交
10882 10883 10884

	bp->igu_base_sb = 0xff;
	if (CHIP_INT_MODE_IS_BC(bp)) {
10885
		int vn = BP_VN(bp);
10886
		igu_sb_cnt = bp->igu_sb_cnt;
D
Dmitry Kravkov 已提交
10887 10888 10889 10890 10891 10892
		bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
			FP_SB_MAX_E1x;

		bp->igu_dsb_id =  E1HVN_MAX * FP_SB_MAX_E1x +
			(CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);

10893
		return 0;
D
Dmitry Kravkov 已提交
10894 10895 10896 10897 10898 10899 10900 10901 10902 10903 10904 10905 10906 10907 10908 10909 10910 10911
	}

	/* IGU in normal mode - read CAM */
	for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
	     igu_sb_id++) {
		val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
		if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
			continue;
		fid = IGU_FID(val);
		if ((fid & IGU_FID_ENCODE_IS_PF)) {
			if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
				continue;
			if (IGU_VEC(val) == 0)
				/* default status block */
				bp->igu_dsb_id = igu_sb_id;
			else {
				if (bp->igu_base_sb == 0xff)
					bp->igu_base_sb = igu_sb_id;
10912
				igu_sb_cnt++;
D
Dmitry Kravkov 已提交
10913 10914 10915
			}
		}
	}
10916

10917
#ifdef CONFIG_PCI_MSI
10918 10919 10920 10921 10922
	/* Due to new PF resource allocation by MFW T7.4 and above, it's
	 * optional that number of CAM entries will not be equal to the value
	 * advertised in PCI.
	 * Driver should use the minimal value of both as the actual status
	 * block count
10923
	 */
10924
	bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
10925
#endif
10926

10927
	if (igu_sb_cnt == 0) {
D
Dmitry Kravkov 已提交
10928
		BNX2X_ERR("CAM configuration error\n");
10929 10930 10931 10932
		return -EINVAL;
	}

	return 0;
D
Dmitry Kravkov 已提交
10933 10934
}

10935
static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
E
Eliezer Tamir 已提交
10936
{
Y
Yaniv Rosner 已提交
10937 10938 10939 10940 10941
	int cfg_size = 0, idx, port = BP_PORT(bp);

	/* Aggregation of supported attributes of all external phys */
	bp->port.supported[0] = 0;
	bp->port.supported[1] = 0;
Y
Yaniv Rosner 已提交
10942 10943
	switch (bp->link_params.num_phys) {
	case 1:
Y
Yaniv Rosner 已提交
10944 10945 10946
		bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
		cfg_size = 1;
		break;
Y
Yaniv Rosner 已提交
10947
	case 2:
Y
Yaniv Rosner 已提交
10948 10949 10950 10951 10952 10953 10954 10955 10956 10957 10958 10959 10960 10961 10962 10963 10964 10965
		bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
		cfg_size = 1;
		break;
	case 3:
		if (bp->link_params.multi_phy_config &
		    PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
			bp->port.supported[1] =
				bp->link_params.phy[EXT_PHY1].supported;
			bp->port.supported[0] =
				bp->link_params.phy[EXT_PHY2].supported;
		} else {
			bp->port.supported[0] =
				bp->link_params.phy[EXT_PHY1].supported;
			bp->port.supported[1] =
				bp->link_params.phy[EXT_PHY2].supported;
		}
		cfg_size = 2;
		break;
Y
Yaniv Rosner 已提交
10966
	}
E
Eliezer Tamir 已提交
10967

Y
Yaniv Rosner 已提交
10968
	if (!(bp->port.supported[0] || bp->port.supported[1])) {
M
Merav Sicron 已提交
10969
		BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Y
Yaniv Rosner 已提交
10970
			   SHMEM_RD(bp,
Y
Yaniv Rosner 已提交
10971 10972 10973
			   dev_info.port_hw_config[port].external_phy_config),
			   SHMEM_RD(bp,
			   dev_info.port_hw_config[port].external_phy_config2));
E
Eliezer Tamir 已提交
10974
			return;
D
Dmitry Kravkov 已提交
10975
	}
E
Eliezer Tamir 已提交
10976

10977 10978 10979 10980 10981 10982 10983 10984 10985 10986 10987 10988 10989 10990 10991 10992 10993
	if (CHIP_IS_E3(bp))
		bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
	else {
		switch (switch_cfg) {
		case SWITCH_CFG_1G:
			bp->port.phy_addr = REG_RD(
				bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
			break;
		case SWITCH_CFG_10G:
			bp->port.phy_addr = REG_RD(
				bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
			break;
		default:
			BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
				  bp->port.link_config[0]);
			return;
		}
E
Eliezer Tamir 已提交
10994
	}
10995
	BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Y
Yaniv Rosner 已提交
10996 10997 10998
	/* mask what we support according to speed_cap_mask per configuration */
	for (idx = 0; idx < cfg_size; idx++) {
		if (!(bp->link_params.speed_cap_mask[idx] &
Y
Yaniv Rosner 已提交
10999
				PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Y
Yaniv Rosner 已提交
11000
			bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
E
Eliezer Tamir 已提交
11001

Y
Yaniv Rosner 已提交
11002
		if (!(bp->link_params.speed_cap_mask[idx] &
Y
Yaniv Rosner 已提交
11003
				PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Y
Yaniv Rosner 已提交
11004
			bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
E
Eliezer Tamir 已提交
11005

Y
Yaniv Rosner 已提交
11006
		if (!(bp->link_params.speed_cap_mask[idx] &
Y
Yaniv Rosner 已提交
11007
				PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Y
Yaniv Rosner 已提交
11008
			bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
E
Eliezer Tamir 已提交
11009

Y
Yaniv Rosner 已提交
11010
		if (!(bp->link_params.speed_cap_mask[idx] &
Y
Yaniv Rosner 已提交
11011
				PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Y
Yaniv Rosner 已提交
11012
			bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
E
Eliezer Tamir 已提交
11013

Y
Yaniv Rosner 已提交
11014
		if (!(bp->link_params.speed_cap_mask[idx] &
Y
Yaniv Rosner 已提交
11015
					PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Y
Yaniv Rosner 已提交
11016
			bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
D
Dmitry Kravkov 已提交
11017
						     SUPPORTED_1000baseT_Full);
E
Eliezer Tamir 已提交
11018

Y
Yaniv Rosner 已提交
11019
		if (!(bp->link_params.speed_cap_mask[idx] &
Y
Yaniv Rosner 已提交
11020
					PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Y
Yaniv Rosner 已提交
11021
			bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
E
Eliezer Tamir 已提交
11022

Y
Yaniv Rosner 已提交
11023
		if (!(bp->link_params.speed_cap_mask[idx] &
Y
Yaniv Rosner 已提交
11024
					PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Y
Yaniv Rosner 已提交
11025
			bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Y
Yaniv Rosner 已提交
11026 11027 11028 11029

		if (!(bp->link_params.speed_cap_mask[idx] &
					PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
			bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Y
Yaniv Rosner 已提交
11030
	}
E
Eliezer Tamir 已提交
11031

Y
Yaniv Rosner 已提交
11032 11033
	BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
		       bp->port.supported[1]);
E
Eliezer Tamir 已提交
11034 11035
}

B
Bill Pemberton 已提交
11036
static void bnx2x_link_settings_requested(struct bnx2x *bp)
E
Eliezer Tamir 已提交
11037
{
Y
Yaniv Rosner 已提交
11038 11039 11040 11041 11042 11043 11044 11045 11046 11047 11048 11049 11050 11051 11052 11053
	u32 link_config, idx, cfg_size = 0;
	bp->port.advertising[0] = 0;
	bp->port.advertising[1] = 0;
	switch (bp->link_params.num_phys) {
	case 1:
	case 2:
		cfg_size = 1;
		break;
	case 3:
		cfg_size = 2;
		break;
	}
	for (idx = 0; idx < cfg_size; idx++) {
		bp->link_params.req_duplex[idx] = DUPLEX_FULL;
		link_config = bp->port.link_config[idx];
		switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
D
Dmitry Kravkov 已提交
11054
		case PORT_FEATURE_LINK_SPEED_AUTO:
Y
Yaniv Rosner 已提交
11055 11056 11057 11058 11059
			if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
				bp->link_params.req_line_speed[idx] =
					SPEED_AUTO_NEG;
				bp->port.advertising[idx] |=
					bp->port.supported[idx];
11060 11061 11062 11063 11064
				if (bp->link_params.phy[EXT_PHY1].type ==
				    PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
					bp->port.advertising[idx] |=
					(SUPPORTED_100baseT_Half |
					 SUPPORTED_100baseT_Full);
D
Dmitry Kravkov 已提交
11065 11066
			} else {
				/* force 10G, no AN */
Y
Yaniv Rosner 已提交
11067 11068 11069 11070
				bp->link_params.req_line_speed[idx] =
					SPEED_10000;
				bp->port.advertising[idx] |=
					(ADVERTISED_10000baseT_Full |
D
Dmitry Kravkov 已提交
11071
					 ADVERTISED_FIBRE);
Y
Yaniv Rosner 已提交
11072
				continue;
D
Dmitry Kravkov 已提交
11073 11074
			}
			break;
E
Eliezer Tamir 已提交
11075

D
Dmitry Kravkov 已提交
11076
		case PORT_FEATURE_LINK_SPEED_10M_FULL:
Y
Yaniv Rosner 已提交
11077 11078 11079 11080 11081
			if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
				bp->link_params.req_line_speed[idx] =
					SPEED_10;
				bp->port.advertising[idx] |=
					(ADVERTISED_10baseT_Full |
D
Dmitry Kravkov 已提交
11082 11083
					 ADVERTISED_TP);
			} else {
M
Merav Sicron 已提交
11084
				BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x  speed_cap_mask 0x%x\n",
D
Dmitry Kravkov 已提交
11085
					    link_config,
Y
Yaniv Rosner 已提交
11086
				    bp->link_params.speed_cap_mask[idx]);
D
Dmitry Kravkov 已提交
11087 11088 11089
				return;
			}
			break;
E
Eliezer Tamir 已提交
11090

D
Dmitry Kravkov 已提交
11091
		case PORT_FEATURE_LINK_SPEED_10M_HALF:
Y
Yaniv Rosner 已提交
11092 11093 11094 11095 11096 11097 11098
			if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
				bp->link_params.req_line_speed[idx] =
					SPEED_10;
				bp->link_params.req_duplex[idx] =
					DUPLEX_HALF;
				bp->port.advertising[idx] |=
					(ADVERTISED_10baseT_Half |
D
Dmitry Kravkov 已提交
11099 11100
					 ADVERTISED_TP);
			} else {
M
Merav Sicron 已提交
11101
				BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x  speed_cap_mask 0x%x\n",
D
Dmitry Kravkov 已提交
11102 11103 11104 11105 11106
					    link_config,
					  bp->link_params.speed_cap_mask[idx]);
				return;
			}
			break;
E
Eliezer Tamir 已提交
11107

D
Dmitry Kravkov 已提交
11108 11109 11110
		case PORT_FEATURE_LINK_SPEED_100M_FULL:
			if (bp->port.supported[idx] &
			    SUPPORTED_100baseT_Full) {
Y
Yaniv Rosner 已提交
11111 11112 11113 11114
				bp->link_params.req_line_speed[idx] =
					SPEED_100;
				bp->port.advertising[idx] |=
					(ADVERTISED_100baseT_Full |
D
Dmitry Kravkov 已提交
11115 11116
					 ADVERTISED_TP);
			} else {
M
Merav Sicron 已提交
11117
				BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x  speed_cap_mask 0x%x\n",
D
Dmitry Kravkov 已提交
11118 11119 11120 11121 11122
					    link_config,
					  bp->link_params.speed_cap_mask[idx]);
				return;
			}
			break;
E
Eliezer Tamir 已提交
11123

D
Dmitry Kravkov 已提交
11124 11125 11126 11127 11128 11129 11130
		case PORT_FEATURE_LINK_SPEED_100M_HALF:
			if (bp->port.supported[idx] &
			    SUPPORTED_100baseT_Half) {
				bp->link_params.req_line_speed[idx] =
								SPEED_100;
				bp->link_params.req_duplex[idx] =
								DUPLEX_HALF;
Y
Yaniv Rosner 已提交
11131 11132
				bp->port.advertising[idx] |=
					(ADVERTISED_100baseT_Half |
D
Dmitry Kravkov 已提交
11133 11134
					 ADVERTISED_TP);
			} else {
M
Merav Sicron 已提交
11135
				BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x  speed_cap_mask 0x%x\n",
Y
Yaniv Rosner 已提交
11136 11137
				    link_config,
				    bp->link_params.speed_cap_mask[idx]);
D
Dmitry Kravkov 已提交
11138 11139 11140
				return;
			}
			break;
E
Eliezer Tamir 已提交
11141

D
Dmitry Kravkov 已提交
11142
		case PORT_FEATURE_LINK_SPEED_1G:
Y
Yaniv Rosner 已提交
11143 11144 11145 11146 11147 11148
			if (bp->port.supported[idx] &
			    SUPPORTED_1000baseT_Full) {
				bp->link_params.req_line_speed[idx] =
					SPEED_1000;
				bp->port.advertising[idx] |=
					(ADVERTISED_1000baseT_Full |
D
Dmitry Kravkov 已提交
11149 11150
					 ADVERTISED_TP);
			} else {
M
Merav Sicron 已提交
11151
				BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x  speed_cap_mask 0x%x\n",
Y
Yaniv Rosner 已提交
11152 11153
				    link_config,
				    bp->link_params.speed_cap_mask[idx]);
D
Dmitry Kravkov 已提交
11154 11155 11156
				return;
			}
			break;
E
Eliezer Tamir 已提交
11157

D
Dmitry Kravkov 已提交
11158
		case PORT_FEATURE_LINK_SPEED_2_5G:
Y
Yaniv Rosner 已提交
11159 11160 11161 11162 11163 11164
			if (bp->port.supported[idx] &
			    SUPPORTED_2500baseX_Full) {
				bp->link_params.req_line_speed[idx] =
					SPEED_2500;
				bp->port.advertising[idx] |=
					(ADVERTISED_2500baseX_Full |
11165
						ADVERTISED_TP);
D
Dmitry Kravkov 已提交
11166
			} else {
M
Merav Sicron 已提交
11167
				BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x  speed_cap_mask 0x%x\n",
Y
Yaniv Rosner 已提交
11168
				    link_config,
D
Dmitry Kravkov 已提交
11169 11170 11171 11172
				    bp->link_params.speed_cap_mask[idx]);
				return;
			}
			break;
E
Eliezer Tamir 已提交
11173

D
Dmitry Kravkov 已提交
11174
		case PORT_FEATURE_LINK_SPEED_10G_CX4:
Y
Yaniv Rosner 已提交
11175 11176 11177 11178 11179 11180
			if (bp->port.supported[idx] &
			    SUPPORTED_10000baseT_Full) {
				bp->link_params.req_line_speed[idx] =
					SPEED_10000;
				bp->port.advertising[idx] |=
					(ADVERTISED_10000baseT_Full |
11181
						ADVERTISED_FIBRE);
D
Dmitry Kravkov 已提交
11182
			} else {
M
Merav Sicron 已提交
11183
				BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x  speed_cap_mask 0x%x\n",
Y
Yaniv Rosner 已提交
11184
				    link_config,
D
Dmitry Kravkov 已提交
11185 11186 11187 11188
				    bp->link_params.speed_cap_mask[idx]);
				return;
			}
			break;
11189 11190
		case PORT_FEATURE_LINK_SPEED_20G:
			bp->link_params.req_line_speed[idx] = SPEED_20000;
E
Eliezer Tamir 已提交
11191

11192
			break;
D
Dmitry Kravkov 已提交
11193
		default:
M
Merav Sicron 已提交
11194
			BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
D
Dmitry Kravkov 已提交
11195
				  link_config);
D
Dmitry Kravkov 已提交
11196 11197 11198 11199 11200 11201
				bp->link_params.req_line_speed[idx] =
							SPEED_AUTO_NEG;
				bp->port.advertising[idx] =
						bp->port.supported[idx];
			break;
		}
E
Eliezer Tamir 已提交
11202

Y
Yaniv Rosner 已提交
11203
		bp->link_params.req_flow_ctrl[idx] = (link_config &
11204
					 PORT_FEATURE_FLOW_CONTROL_MASK);
Y
Yuval Mintz 已提交
11205 11206 11207 11208 11209 11210 11211
		if (bp->link_params.req_flow_ctrl[idx] ==
		    BNX2X_FLOW_CTRL_AUTO) {
			if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
				bp->link_params.req_flow_ctrl[idx] =
							BNX2X_FLOW_CTRL_NONE;
			else
				bnx2x_set_requested_fc(bp);
Y
Yaniv Rosner 已提交
11212
		}
E
Eliezer Tamir 已提交
11213

M
Merav Sicron 已提交
11214
		BNX2X_DEV_INFO("req_line_speed %d  req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Y
Yaniv Rosner 已提交
11215 11216 11217 11218 11219
			       bp->link_params.req_line_speed[idx],
			       bp->link_params.req_duplex[idx],
			       bp->link_params.req_flow_ctrl[idx],
			       bp->port.advertising[idx]);
	}
E
Eliezer Tamir 已提交
11220 11221
}

B
Bill Pemberton 已提交
11222
static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
11223
{
Y
Yuval Mintz 已提交
11224 11225 11226 11227
	__be16 mac_hi_be = cpu_to_be16(mac_hi);
	__be32 mac_lo_be = cpu_to_be32(mac_lo);
	memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
	memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
11228 11229
}

B
Bill Pemberton 已提交
11230
static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
E
Eliezer Tamir 已提交
11231
{
11232
	int port = BP_PORT(bp);
E
Eilon Greenstein 已提交
11233
	u32 config;
Y
Yuval Mintz 已提交
11234
	u32 ext_phy_type, ext_phy_config, eee_mode;
E
Eliezer Tamir 已提交
11235

Y
Yaniv Rosner 已提交
11236
	bp->link_params.bp = bp;
11237
	bp->link_params.port = port;
Y
Yaniv Rosner 已提交
11238 11239

	bp->link_params.lane_config =
E
Eliezer Tamir 已提交
11240
		SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
E
Eilon Greenstein 已提交
11241

Y
Yaniv Rosner 已提交
11242
	bp->link_params.speed_cap_mask[0] =
E
Eliezer Tamir 已提交
11243
		SHMEM_RD(bp,
11244 11245
			 dev_info.port_hw_config[port].speed_capability_mask) &
		PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Y
Yaniv Rosner 已提交
11246 11247
	bp->link_params.speed_cap_mask[1] =
		SHMEM_RD(bp,
11248 11249
			 dev_info.port_hw_config[port].speed_capability_mask2) &
		PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Y
Yaniv Rosner 已提交
11250
	bp->port.link_config[0] =
E
Eliezer Tamir 已提交
11251 11252
		SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);

Y
Yaniv Rosner 已提交
11253 11254
	bp->port.link_config[1] =
		SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
11255

Y
Yaniv Rosner 已提交
11256 11257
	bp->link_params.multi_phy_config =
		SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
11258 11259 11260
	/* If the device is capable of WoL, set the default state according
	 * to the HW
	 */
E
Eilon Greenstein 已提交
11261
	config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
11262 11263 11264
	bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
		   (config & PORT_FEATURE_WOL_ENABLED));

11265 11266 11267 11268 11269 11270 11271
	if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
	    PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
		bp->flags |= NO_ISCSI_FLAG;
	if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
	    PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
		bp->flags |= NO_FCOE_FLAG;

M
Merav Sicron 已提交
11272
	BNX2X_DEV_INFO("lane_config 0x%08x  speed_cap_mask0 0x%08x  link_config0 0x%08x\n",
Y
Yaniv Rosner 已提交
11273
		       bp->link_params.lane_config,
Y
Yaniv Rosner 已提交
11274 11275
		       bp->link_params.speed_cap_mask[0],
		       bp->port.link_config[0]);
E
Eliezer Tamir 已提交
11276

Y
Yaniv Rosner 已提交
11277
	bp->link_params.switch_cfg = (bp->port.link_config[0] &
D
Dmitry Kravkov 已提交
11278
				      PORT_FEATURE_CONNECTED_SWITCH_MASK);
Y
Yaniv Rosner 已提交
11279
	bnx2x_phy_probe(&bp->link_params);
Y
Yaniv Rosner 已提交
11280
	bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
E
Eliezer Tamir 已提交
11281 11282 11283

	bnx2x_link_settings_requested(bp);

E
Eilon Greenstein 已提交
11284 11285 11286 11287
	/*
	 * If connected directly, work with the internal PHY, otherwise, work
	 * with the external PHY
	 */
Y
Yaniv Rosner 已提交
11288 11289 11290 11291
	ext_phy_config =
		SHMEM_RD(bp,
			 dev_info.port_hw_config[port].external_phy_config);
	ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
E
Eilon Greenstein 已提交
11292
	if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Y
Yaniv Rosner 已提交
11293
		bp->mdio.prtad = bp->port.phy_addr;
E
Eilon Greenstein 已提交
11294 11295 11296 11297

	else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
		 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
		bp->mdio.prtad =
Y
Yaniv Rosner 已提交
11298
			XGXS_EXT_PHY_ADDR(ext_phy_config);
11299

Y
Yuval Mintz 已提交
11300 11301 11302 11303 11304 11305 11306 11307 11308 11309 11310 11311
	/* Configure link feature according to nvram value */
	eee_mode = (((SHMEM_RD(bp, dev_info.
		      port_feature_config[port].eee_power_mode)) &
		     PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
		    PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
	if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
		bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
					   EEE_MODE_ENABLE_LPI |
					   EEE_MODE_OUTPUT_TIME;
	} else {
		bp->link_params.eee_mode = 0;
	}
11312
}
E
Eilon Greenstein 已提交
11313

11314
void bnx2x_get_iscsi_info(struct bnx2x *bp)
11315
{
11316
	u32 no_flags = NO_ISCSI_FLAG;
11317
	int port = BP_PORT(bp);
11318
	u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11319
				drv_lic_key[port].max_iscsi_conn);
11320

11321 11322 11323 11324 11325
	if (!CNIC_SUPPORT(bp)) {
		bp->flags |= no_flags;
		return;
	}

11326
	/* Get the number of maximum allowed iSCSI connections */
11327 11328 11329 11330
	bp->cnic_eth_dev.max_iscsi_conn =
		(max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
		BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;

11331 11332 11333 11334 11335 11336 11337 11338
	BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
		       bp->cnic_eth_dev.max_iscsi_conn);

	/*
	 * If maximum allowed number of connections is zero -
	 * disable the feature.
	 */
	if (!bp->cnic_eth_dev.max_iscsi_conn)
11339
		bp->flags |= no_flags;
11340 11341
}

B
Bill Pemberton 已提交
11342
static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
11343 11344 11345 11346 11347 11348 11349 11350 11351 11352 11353 11354 11355
{
	/* Port info */
	bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
		MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
	bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
		MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);

	/* Node info */
	bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
		MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
	bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
		MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
}
11356 11357 11358 11359 11360 11361 11362 11363 11364 11365 11366 11367 11368 11369 11370 11371 11372 11373 11374 11375 11376 11377 11378 11379 11380 11381 11382 11383 11384 11385 11386 11387 11388 11389 11390 11391 11392 11393 11394 11395 11396 11397 11398

static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
{
	u8 count = 0;

	if (IS_MF(bp)) {
		u8 fid;

		/* iterate over absolute function ids for this path: */
		for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
			if (IS_MF_SD(bp)) {
				u32 cfg = MF_CFG_RD(bp,
						    func_mf_config[fid].config);

				if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
				    ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
					    FUNC_MF_CFG_PROTOCOL_FCOE))
					count++;
			} else {
				u32 cfg = MF_CFG_RD(bp,
						    func_ext_config[fid].
								      func_cfg);

				if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
				    (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
					count++;
			}
		}
	} else { /* SF */
		int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;

		for (port = 0; port < port_cnt; port++) {
			u32 lic = SHMEM_RD(bp,
					   drv_lic_key[port].max_fcoe_conn) ^
				  FW_ENCODE_32BIT_PATTERN;
			if (lic)
				count++;
		}
	}

	return count;
}

B
Bill Pemberton 已提交
11399
static void bnx2x_get_fcoe_info(struct bnx2x *bp)
11400 11401 11402 11403 11404
{
	int port = BP_PORT(bp);
	int func = BP_ABS_FUNC(bp);
	u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
				drv_lic_key[port].max_fcoe_conn);
11405
	u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
11406

11407 11408 11409 11410 11411
	if (!CNIC_SUPPORT(bp)) {
		bp->flags |= NO_FCOE_FLAG;
		return;
	}

11412
	/* Get the number of maximum allowed FCoE connections */
11413 11414 11415 11416
	bp->cnic_eth_dev.max_fcoe_conn =
		(max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
		BNX2X_MAX_FCOE_INIT_CONN_SHIFT;

11417 11418
	/* Calculate the number of maximum allowed FCoE tasks */
	bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
11419 11420 11421 11422

	/* check if FCoE resources must be shared between different functions */
	if (num_fcoe_func)
		bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
11423

11424 11425 11426 11427 11428
	/* Read the WWN: */
	if (!IS_MF(bp)) {
		/* Port info */
		bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
			SHMEM_RD(bp,
Y
Yuval Mintz 已提交
11429
				 dev_info.port_hw_config[port].
11430 11431 11432
				 fcoe_wwn_port_name_upper);
		bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
			SHMEM_RD(bp,
Y
Yuval Mintz 已提交
11433
				 dev_info.port_hw_config[port].
11434 11435 11436 11437 11438
				 fcoe_wwn_port_name_lower);

		/* Node info */
		bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
			SHMEM_RD(bp,
Y
Yuval Mintz 已提交
11439
				 dev_info.port_hw_config[port].
11440 11441 11442
				 fcoe_wwn_node_name_upper);
		bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
			SHMEM_RD(bp,
Y
Yuval Mintz 已提交
11443
				 dev_info.port_hw_config[port].
11444 11445
				 fcoe_wwn_node_name_lower);
	} else if (!IS_MF_SD(bp)) {
11446
		/* Read the WWN info only if the FCoE feature is enabled for
11447 11448
		 * this function.
		 */
11449 11450 11451 11452
		if (BNX2X_HAS_MF_EXT_PROTOCOL_FCOE(bp))
			bnx2x_get_ext_wwn_info(bp, func);
	} else {
		if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
11453
			bnx2x_get_ext_wwn_info(bp, func);
11454
	}
11455

11456
	BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
11457

11458 11459
	/*
	 * If maximum allowed number of connections is zero -
11460 11461 11462 11463 11464
	 * disable the feature.
	 */
	if (!bp->cnic_eth_dev.max_fcoe_conn)
		bp->flags |= NO_FCOE_FLAG;
}
11465

B
Bill Pemberton 已提交
11466
static void bnx2x_get_cnic_info(struct bnx2x *bp)
11467 11468 11469 11470 11471 11472 11473 11474 11475
{
	/*
	 * iSCSI may be dynamically disabled but reading
	 * info here we will decrease memory usage by driver
	 * if the feature is disabled for good
	 */
	bnx2x_get_iscsi_info(bp);
	bnx2x_get_fcoe_info(bp);
}
11476

B
Bill Pemberton 已提交
11477
static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
11478 11479 11480 11481
{
	u32 val, val2;
	int func = BP_ABS_FUNC(bp);
	int port = BP_PORT(bp);
11482 11483
	u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
	u8 *fip_mac = bp->fip_mac;
11484

11485 11486
	if (IS_MF(bp)) {
		/* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11487
		 * FCoE MAC then the appropriate feature should be disabled.
11488 11489
		 * In non SD mode features configuration comes from struct
		 * func_ext_config.
11490
		 */
11491
		if (!IS_MF_SD(bp)) {
11492 11493 11494
			u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
			if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
				val2 = MF_CFG_RD(bp, func_ext_config[func].
11495
						 iscsi_mac_addr_upper);
11496
				val = MF_CFG_RD(bp, func_ext_config[func].
11497
						iscsi_mac_addr_lower);
11498
				bnx2x_set_mac_buf(iscsi_mac, val, val2);
11499 11500 11501
				BNX2X_DEV_INFO
					("Read iSCSI MAC: %pM\n", iscsi_mac);
			} else {
11502
				bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11503
			}
11504 11505 11506

			if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
				val2 = MF_CFG_RD(bp, func_ext_config[func].
11507
						 fcoe_mac_addr_upper);
11508
				val = MF_CFG_RD(bp, func_ext_config[func].
11509
						fcoe_mac_addr_lower);
11510
				bnx2x_set_mac_buf(fip_mac, val, val2);
11511 11512 11513
				BNX2X_DEV_INFO
					("Read FCoE L2 MAC: %pM\n", fip_mac);
			} else {
11514
				bp->flags |= NO_FCOE_FLAG;
11515
			}
B
Barak Witkowski 已提交
11516 11517 11518

			bp->mf_ext_config = cfg;

11519
		} else { /* SD MODE */
11520 11521 11522 11523 11524 11525 11526 11527 11528 11529 11530 11531 11532
			if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
				/* use primary mac as iscsi mac */
				memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);

				BNX2X_DEV_INFO("SD ISCSI MODE\n");
				BNX2X_DEV_INFO
					("Read iSCSI MAC: %pM\n", iscsi_mac);
			} else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
				/* use primary mac as fip mac */
				memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
				BNX2X_DEV_INFO("SD FCoE MODE\n");
				BNX2X_DEV_INFO
					("Read FIP MAC: %pM\n", fip_mac);
D
Dmitry Kravkov 已提交
11533
			}
11534
		}
B
Barak Witkowski 已提交
11535

Y
Yuval Mintz 已提交
11536 11537 11538 11539 11540
		/* If this is a storage-only interface, use SAN mac as
		 * primary MAC. Notice that for SD this is already the case,
		 * as the SAN mac was copied from the primary MAC.
		 */
		if (IS_MF_FCOE_AFEX(bp))
B
Barak Witkowski 已提交
11541
			memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
11542 11543
	} else {
		val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11544
				iscsi_mac_upper);
11545
		val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11546
			       iscsi_mac_lower);
11547
		bnx2x_set_mac_buf(iscsi_mac, val, val2);
11548 11549

		val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11550
				fcoe_fip_mac_upper);
11551
		val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11552
			       fcoe_fip_mac_lower);
11553
		bnx2x_set_mac_buf(fip_mac, val, val2);
11554 11555
	}

11556
	/* Disable iSCSI OOO if MAC configuration is invalid. */
11557
	if (!is_valid_ether_addr(iscsi_mac)) {
11558
		bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11559
		eth_zero_addr(iscsi_mac);
11560 11561
	}

11562
	/* Disable FCoE if MAC configuration is invalid. */
11563 11564
	if (!is_valid_ether_addr(fip_mac)) {
		bp->flags |= NO_FCOE_FLAG;
11565
		eth_zero_addr(bp->fip_mac);
11566
	}
11567 11568
}

B
Bill Pemberton 已提交
11569
static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
11570 11571 11572 11573 11574 11575
{
	u32 val, val2;
	int func = BP_ABS_FUNC(bp);
	int port = BP_PORT(bp);

	/* Zero primary MAC configuration */
11576
	eth_zero_addr(bp->dev->dev_addr);
11577 11578 11579 11580 11581 11582 11583 11584 11585 11586 11587 11588 11589 11590 11591 11592 11593 11594 11595 11596 11597 11598 11599

	if (BP_NOMCP(bp)) {
		BNX2X_ERROR("warning: random MAC workaround active\n");
		eth_hw_addr_random(bp->dev);
	} else if (IS_MF(bp)) {
		val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
		val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
		if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
		    (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
			bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);

		if (CNIC_SUPPORT(bp))
			bnx2x_get_cnic_mac_hwinfo(bp);
	} else {
		/* in SF read MACs from port configuration */
		val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
		val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
		bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);

		if (CNIC_SUPPORT(bp))
			bnx2x_get_cnic_mac_hwinfo(bp);
	}

11600 11601 11602 11603 11604 11605 11606 11607
	if (!BP_NOMCP(bp)) {
		/* Read physical port identifier from shmem */
		val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
		val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
		bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
		bp->flags |= HAS_PHYS_PORT_ID;
	}

11608
	memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
11609

11610
	if (!is_valid_ether_addr(bp->dev->dev_addr))
11611
		dev_err(&bp->pdev->dev,
M
Merav Sicron 已提交
11612 11613
			"bad Ethernet MAC address configuration: %pM\n"
			"change it manually before bringing up the appropriate network interface\n",
11614
			bp->dev->dev_addr);
11615
}
M
Merav Sicron 已提交
11616

B
Bill Pemberton 已提交
11617
static bool bnx2x_get_dropless_info(struct bnx2x *bp)
11618 11619 11620
{
	int tmp;
	u32 cfg;
M
Merav Sicron 已提交
11621

11622
	if (IS_VF(bp))
11623
		return false;
11624

11625 11626 11627 11628 11629 11630 11631 11632 11633 11634 11635 11636 11637
	if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
		/* Take function: tmp = func */
		tmp = BP_ABS_FUNC(bp);
		cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
		cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
	} else {
		/* Take port: tmp = port */
		tmp = BP_PORT(bp);
		cfg = SHMEM_RD(bp,
			       dev_info.port_hw_config[tmp].generic_features);
		cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
	}
	return cfg;
11638 11639
}

11640 11641 11642 11643 11644 11645 11646 11647 11648 11649 11650 11651 11652 11653 11654 11655
static void validate_set_si_mode(struct bnx2x *bp)
{
	u8 func = BP_ABS_FUNC(bp);
	u32 val;

	val = MF_CFG_RD(bp, func_mf_config[func].mac_upper);

	/* check for legal mac (upper bytes) */
	if (val != 0xffff) {
		bp->mf_mode = MULTI_FUNCTION_SI;
		bp->mf_config[BP_VN(bp)] =
			MF_CFG_RD(bp, func_mf_config[func].config);
	} else
		BNX2X_DEV_INFO("illegal MAC address for SI\n");
}

B
Bill Pemberton 已提交
11656
static int bnx2x_get_hwinfo(struct bnx2x *bp)
11657
{
11658
	int /*abs*/func = BP_ABS_FUNC(bp);
11659
	int vn;
11660
	u32 val = 0, val2 = 0;
11661
	int rc = 0;
E
Eliezer Tamir 已提交
11662

11663 11664 11665 11666 11667 11668 11669
	/* Validate that chip access is feasible */
	if (REG_RD(bp, MISC_REG_CHIP_NUM) == 0xffffffff) {
		dev_err(&bp->pdev->dev,
			"Chip read returns all Fs. Preventing probe from continuing\n");
		return -EINVAL;
	}

11670
	bnx2x_get_common_hwinfo(bp);
E
Eliezer Tamir 已提交
11671

11672 11673 11674
	/*
	 * initialize IGU parameters
	 */
D
Dmitry Kravkov 已提交
11675 11676 11677 11678 11679 11680 11681
	if (CHIP_IS_E1x(bp)) {
		bp->common.int_block = INT_BLOCK_HC;

		bp->igu_dsb_id = DEF_SB_IGU_ID;
		bp->igu_base_sb = 0;
	} else {
		bp->common.int_block = INT_BLOCK_IGU;
11682

11683
		/* do not allow device reset during IGU info processing */
11684 11685
		bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);

D
Dmitry Kravkov 已提交
11686
		val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
11687 11688 11689 11690 11691 11692 11693 11694 11695 11696 11697 11698

		if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
			int tout = 5000;

			BNX2X_DEV_INFO("FORCING Normal Mode\n");

			val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
			REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
			REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);

			while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
				tout--;
Y
Yuval Mintz 已提交
11699
				usleep_range(1000, 2000);
11700 11701 11702 11703 11704
			}

			if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
				dev_err(&bp->pdev->dev,
					"FORCING Normal Mode failed!!!\n");
11705 11706
				bnx2x_release_hw_lock(bp,
						      HW_LOCK_RESOURCE_RESET);
11707 11708 11709 11710
				return -EPERM;
			}
		}

D
Dmitry Kravkov 已提交
11711
		if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11712
			BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
D
Dmitry Kravkov 已提交
11713 11714
			bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
		} else
11715
			BNX2X_DEV_INFO("IGU Normal Mode\n");
11716

11717
		rc = bnx2x_get_igu_cam_info(bp);
11718
		bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11719 11720
		if (rc)
			return rc;
D
Dmitry Kravkov 已提交
11721
	}
11722 11723 11724 11725 11726 11727 11728 11729 11730 11731 11732 11733 11734 11735 11736 11737 11738 11739

	/*
	 * set base FW non-default (fast path) status block id, this value is
	 * used to initialize the fw_sb_id saved on the fp/queue structure to
	 * determine the id used by the FW.
	 */
	if (CHIP_IS_E1x(bp))
		bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
	else /*
	      * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
	      * the same queue are indicated on the same IGU SB). So we prefer
	      * FW and IGU SBs to be the same value.
	      */
		bp->base_fw_ndsb = bp->igu_base_sb;

	BNX2X_DEV_INFO("igu_dsb_id %d  igu_base_sb %d  igu_sb_cnt %d\n"
		       "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
		       bp->igu_sb_cnt, bp->base_fw_ndsb);
D
Dmitry Kravkov 已提交
11740 11741 11742 11743

	/*
	 * Initialize MF configuration
	 */
11744

D
Dmitry Kravkov 已提交
11745 11746
	bp->mf_ov = 0;
	bp->mf_mode = 0;
11747
	bp->mf_sub_mode = 0;
11748
	vn = BP_VN(bp);
11749

D
Dmitry Kravkov 已提交
11750
	if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
11751 11752 11753 11754
		BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
			       bp->common.shmem2_base, SHMEM2_RD(bp, size),
			      (u32)offsetof(struct shmem2_region, mf_cfg_addr));

D
Dmitry Kravkov 已提交
11755 11756 11757 11758
		if (SHMEM2_HAS(bp, mf_cfg_addr))
			bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
		else
			bp->common.mf_cfg_base = bp->common.shmem_base +
11759 11760
				offsetof(struct shmem_region, func_mb) +
				E1H_FUNC_MAX * sizeof(struct drv_func_mb);
11761 11762
		/*
		 * get mf configuration:
11763
		 * 1. Existence of MF configuration
11764 11765 11766 11767 11768 11769 11770 11771 11772 11773 11774 11775 11776
		 * 2. MAC address must be legal (check only upper bytes)
		 *    for  Switch-Independent mode;
		 *    OVLAN must be legal for Switch-Dependent mode
		 * 3. SF_MODE configures specific MF mode
		 */
		if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
			/* get mf configuration */
			val = SHMEM_RD(bp,
				       dev_info.shared_feature_config.config);
			val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;

			switch (val) {
			case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11777
				validate_set_si_mode(bp);
11778
				break;
B
Barak Witkowski 已提交
11779 11780 11781 11782 11783 11784 11785 11786 11787 11788 11789 11790 11791
			case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
				if ((!CHIP_IS_E1x(bp)) &&
				    (MF_CFG_RD(bp, func_mf_config[func].
					       mac_upper) != 0xffff) &&
				    (SHMEM2_HAS(bp,
						afex_driver_support))) {
					bp->mf_mode = MULTI_FUNCTION_AFEX;
					bp->mf_config[vn] = MF_CFG_RD(bp,
						func_mf_config[func].config);
				} else {
					BNX2X_DEV_INFO("can not configure afex mode\n");
				}
				break;
11792 11793 11794 11795 11796 11797 11798 11799 11800 11801 11802
			case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
				/* get OV configuration */
				val = MF_CFG_RD(bp,
					func_mf_config[FUNC_0].e1hov_tag);
				val &= FUNC_MF_CFG_E1HOV_TAG_MASK;

				if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
					bp->mf_mode = MULTI_FUNCTION_SD;
					bp->mf_config[vn] = MF_CFG_RD(bp,
						func_mf_config[func].config);
				} else
D
Dmitry Kravkov 已提交
11803
					BNX2X_DEV_INFO("illegal OV for SD\n");
11804
				break;
11805 11806 11807 11808 11809 11810 11811
			case SHARED_FEAT_CFG_FORCE_SF_MODE_UFP_MODE:
				bp->mf_mode = MULTI_FUNCTION_SD;
				bp->mf_sub_mode = SUB_MF_MODE_UFP;
				bp->mf_config[vn] =
					MF_CFG_RD(bp,
						  func_mf_config[func].config);
				break;
11812 11813 11814
			case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
				bp->mf_config[vn] = 0;
				break;
11815 11816 11817 11818 11819 11820 11821 11822 11823 11824 11825 11826 11827 11828 11829 11830 11831
			case SHARED_FEAT_CFG_FORCE_SF_MODE_EXTENDED_MODE:
				val2 = SHMEM_RD(bp,
					dev_info.shared_hw_config.config_3);
				val2 &= SHARED_HW_CFG_EXTENDED_MF_MODE_MASK;
				switch (val2) {
				case SHARED_HW_CFG_EXTENDED_MF_MODE_NPAR1_DOT_5:
					validate_set_si_mode(bp);
					bp->mf_sub_mode =
							SUB_MF_MODE_NPAR1_DOT_5;
					break;
				default:
					/* Unknown configuration */
					bp->mf_config[vn] = 0;
					BNX2X_DEV_INFO("unknown extended MF mode 0x%x\n",
						       val);
				}
				break;
11832 11833 11834
			default:
				/* Unknown configuration: reset mf_config */
				bp->mf_config[vn] = 0;
M
Merav Sicron 已提交
11835
				BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
11836 11837
			}
		}
E
Eliezer Tamir 已提交
11838

11839
		BNX2X_DEV_INFO("%s function mode\n",
D
Dmitry Kravkov 已提交
11840
			       IS_MF(bp) ? "multi" : "single");
11841

11842 11843 11844 11845
		switch (bp->mf_mode) {
		case MULTI_FUNCTION_SD:
			val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
			      FUNC_MF_CFG_E1HOV_TAG_MASK;
11846
			if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
D
Dmitry Kravkov 已提交
11847
				bp->mf_ov = val;
11848 11849
				bp->path_has_ovlan = true;

M
Merav Sicron 已提交
11850 11851
				BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
					       func, bp->mf_ov, bp->mf_ov);
11852 11853 11854 11855 11856
			} else if (bp->mf_sub_mode == SUB_MF_MODE_UFP) {
				dev_err(&bp->pdev->dev,
					"Unexpected - no valid MF OV for func %d in UFP mode\n",
					func);
				bp->path_has_ovlan = true;
11857
			} else {
11858
				dev_err(&bp->pdev->dev,
M
Merav Sicron 已提交
11859 11860
					"No valid MF OV for func %d, aborting\n",
					func);
11861
				return -EPERM;
11862
			}
11863
			break;
B
Barak Witkowski 已提交
11864 11865 11866
		case MULTI_FUNCTION_AFEX:
			BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
			break;
11867
		case MULTI_FUNCTION_SI:
M
Merav Sicron 已提交
11868 11869
			BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
				       func);
11870 11871 11872
			break;
		default:
			if (vn) {
11873
				dev_err(&bp->pdev->dev,
M
Merav Sicron 已提交
11874 11875
					"VN %d is in a single function mode, aborting\n",
					vn);
11876
				return -EPERM;
11877
			}
11878
			break;
11879
		}
11880

11881 11882 11883 11884 11885 11886 11887 11888 11889 11890 11891 11892 11893 11894 11895 11896
		/* check if other port on the path needs ovlan:
		 * Since MF configuration is shared between ports
		 * Possible mixed modes are only
		 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
		 */
		if (CHIP_MODE_IS_4_PORT(bp) &&
		    !bp->path_has_ovlan &&
		    !IS_MF(bp) &&
		    bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
			u8 other_port = !BP_PORT(bp);
			u8 other_func = BP_PATH(bp) + 2*other_port;
			val = MF_CFG_RD(bp,
					func_mf_config[other_func].e1hov_tag);
			if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
				bp->path_has_ovlan = true;
		}
11897
	}
E
Eliezer Tamir 已提交
11898

11899 11900 11901
	/* adjust igu_sb_cnt to MF for E1H */
	if (CHIP_IS_E1H(bp) && IS_MF(bp))
		bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
11902

11903 11904
	/* port info */
	bnx2x_get_port_hwinfo(bp);
D
Dmitry Kravkov 已提交
11905

11906 11907
	/* Get MAC addresses */
	bnx2x_get_mac_hwinfo(bp);
E
Eliezer Tamir 已提交
11908

11909 11910
	bnx2x_get_cnic_info(bp);

11911 11912 11913
	return rc;
}

B
Bill Pemberton 已提交
11914
static void bnx2x_read_fwinfo(struct bnx2x *bp)
11915 11916
{
	int cnt, i, block_end, rodi;
11917
	char vpd_start[BNX2X_VPD_LEN+1];
11918 11919
	char str_id_reg[VENDOR_ID_LEN+1];
	char str_id_cap[VENDOR_ID_LEN+1];
11920 11921
	char *vpd_data;
	char *vpd_extended_data = NULL;
11922 11923
	u8 len;

11924
	cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
11925 11926 11927 11928 11929
	memset(bp->fw_ver, 0, sizeof(bp->fw_ver));

	if (cnt < BNX2X_VPD_LEN)
		goto out_not_found;

11930 11931 11932 11933
	/* VPD RO tag should be first tag after identifier string, hence
	 * we should be able to find it in first BNX2X_VPD_LEN chars
	 */
	i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
11934 11935 11936 11937 11938
			     PCI_VPD_LRDT_RO_DATA);
	if (i < 0)
		goto out_not_found;

	block_end = i + PCI_VPD_LRDT_TAG_SIZE +
11939
		    pci_vpd_lrdt_size(&vpd_start[i]);
11940 11941 11942

	i += PCI_VPD_LRDT_TAG_SIZE;

11943 11944 11945 11946 11947 11948 11949 11950 11951 11952 11953 11954 11955 11956 11957 11958 11959
	if (block_end > BNX2X_VPD_LEN) {
		vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
		if (vpd_extended_data  == NULL)
			goto out_not_found;

		/* read rest of vpd image into vpd_extended_data */
		memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
		cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
				   block_end - BNX2X_VPD_LEN,
				   vpd_extended_data + BNX2X_VPD_LEN);
		if (cnt < (block_end - BNX2X_VPD_LEN))
			goto out_not_found;
		vpd_data = vpd_extended_data;
	} else
		vpd_data = vpd_start;

	/* now vpd_data holds full vpd content in both cases */
11960 11961 11962 11963 11964 11965 11966 11967 11968 11969 11970 11971 11972 11973 11974 11975 11976 11977 11978 11979 11980 11981 11982 11983 11984 11985 11986 11987 11988 11989 11990

	rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
				   PCI_VPD_RO_KEYWORD_MFR_ID);
	if (rodi < 0)
		goto out_not_found;

	len = pci_vpd_info_field_size(&vpd_data[rodi]);

	if (len != VENDOR_ID_LEN)
		goto out_not_found;

	rodi += PCI_VPD_INFO_FLD_HDR_SIZE;

	/* vendor specific info */
	snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
	snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
	if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
	    !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {

		rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
						PCI_VPD_RO_KEYWORD_VENDOR0);
		if (rodi >= 0) {
			len = pci_vpd_info_field_size(&vpd_data[rodi]);

			rodi += PCI_VPD_INFO_FLD_HDR_SIZE;

			if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
				memcpy(bp->fw_ver, &vpd_data[rodi], len);
				bp->fw_ver[len] = ' ';
			}
		}
11991
		kfree(vpd_extended_data);
11992 11993 11994
		return;
	}
out_not_found:
11995
	kfree(vpd_extended_data);
11996 11997 11998
	return;
}

B
Bill Pemberton 已提交
11999
static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
12000 12001 12002 12003 12004 12005 12006 12007 12008 12009 12010 12011 12012 12013 12014 12015 12016 12017 12018 12019 12020
{
	u32 flags = 0;

	if (CHIP_REV_IS_FPGA(bp))
		SET_FLAGS(flags, MODE_FPGA);
	else if (CHIP_REV_IS_EMUL(bp))
		SET_FLAGS(flags, MODE_EMUL);
	else
		SET_FLAGS(flags, MODE_ASIC);

	if (CHIP_MODE_IS_4_PORT(bp))
		SET_FLAGS(flags, MODE_PORT4);
	else
		SET_FLAGS(flags, MODE_PORT2);

	if (CHIP_IS_E2(bp))
		SET_FLAGS(flags, MODE_E2);
	else if (CHIP_IS_E3(bp)) {
		SET_FLAGS(flags, MODE_E3);
		if (CHIP_REV(bp) == CHIP_REV_Ax)
			SET_FLAGS(flags, MODE_E3_A0);
12021 12022
		else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
			SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
12023 12024 12025 12026 12027 12028 12029 12030 12031 12032 12033
	}

	if (IS_MF(bp)) {
		SET_FLAGS(flags, MODE_MF);
		switch (bp->mf_mode) {
		case MULTI_FUNCTION_SD:
			SET_FLAGS(flags, MODE_MF_SD);
			break;
		case MULTI_FUNCTION_SI:
			SET_FLAGS(flags, MODE_MF_SI);
			break;
B
Barak Witkowski 已提交
12034 12035 12036
		case MULTI_FUNCTION_AFEX:
			SET_FLAGS(flags, MODE_MF_AFEX);
			break;
12037 12038 12039 12040 12041 12042 12043 12044 12045 12046 12047 12048
		}
	} else
		SET_FLAGS(flags, MODE_SF);

#if defined(__LITTLE_ENDIAN)
	SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
#else /*(__BIG_ENDIAN)*/
	SET_FLAGS(flags, MODE_BIG_ENDIAN);
#endif
	INIT_MODE_FLAGS(bp) = flags;
}

B
Bill Pemberton 已提交
12049
static int bnx2x_init_bp(struct bnx2x *bp)
12050
{
D
Dmitry Kravkov 已提交
12051
	int func;
12052 12053 12054
	int rc;

	mutex_init(&bp->port.phy_mutex);
E
Eilon Greenstein 已提交
12055
	mutex_init(&bp->fw_mb_mutex);
12056
	mutex_init(&bp->drv_info_mutex);
12057
	mutex_init(&bp->stats_lock);
12058
	bp->drv_info_mng_owner = false;
12059

12060
	INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
12061
	INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
12062
	INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
12063
	INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
12064 12065 12066 12067 12068
	if (IS_PF(bp)) {
		rc = bnx2x_get_hwinfo(bp);
		if (rc)
			return rc;
	} else {
A
Ariel Elior 已提交
12069
		eth_zero_addr(bp->dev->dev_addr);
12070
	}
12071

12072 12073 12074 12075 12076
	bnx2x_set_modes_bitmap(bp);

	rc = bnx2x_alloc_mem_bp(bp);
	if (rc)
		return rc;
12077

12078
	bnx2x_read_fwinfo(bp);
D
Dmitry Kravkov 已提交
12079 12080 12081

	func = BP_FUNC(bp);

12082
	/* need to reset chip if undi was active */
12083
	if (IS_PF(bp) && !BP_NOMCP(bp)) {
12084 12085 12086 12087 12088 12089
		/* init fw_seq */
		bp->fw_seq =
			SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
							DRV_MSG_SEQ_NUMBER_MASK;
		BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);

12090 12091 12092 12093 12094
		rc = bnx2x_prev_unload(bp);
		if (rc) {
			bnx2x_free_mem_bp(bp);
			return rc;
		}
12095 12096
	}

12097
	if (CHIP_REV_IS_FPGA(bp))
V
Vladislav Zolotarov 已提交
12098
		dev_err(&bp->pdev->dev, "FPGA detected\n");
12099 12100

	if (BP_NOMCP(bp) && (func == 0))
M
Merav Sicron 已提交
12101
		dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
12102

D
Dmitry Kravkov 已提交
12103
	bp->disable_tpa = disable_tpa;
12104
	bp->disable_tpa |= !!IS_MF_STORAGE_ONLY(bp);
12105
	/* Reduce memory usage in kdump environment by disabling TPA */
12106
	bp->disable_tpa |= is_kdump_kernel();
D
Dmitry Kravkov 已提交
12107

12108
	/* Set TPA flags */
D
Dmitry Kravkov 已提交
12109
	if (bp->disable_tpa) {
12110
		bp->dev->hw_features &= ~NETIF_F_LRO;
12111 12112 12113
		bp->dev->features &= ~NETIF_F_LRO;
	}

12114 12115 12116
	if (CHIP_IS_E1(bp))
		bp->dropless_fc = 0;
	else
12117
		bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
12118

12119
	bp->mrrs = mrrs;
12120

12121
	bp->tx_ring_size = IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL;
12122 12123
	if (IS_VF(bp))
		bp->rx_ring_size = MAX_RX_AVAIL;
12124

12125
	/* make sure that the numbers are in the right granularity */
12126 12127
	bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
	bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
12128

12129
	bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
12130 12131 12132 12133 12134 12135

	init_timer(&bp->timer);
	bp->timer.expires = jiffies + bp->current_interval;
	bp->timer.data = (unsigned long) bp;
	bp->timer.function = bnx2x_timer;

12136 12137 12138 12139 12140 12141 12142 12143 12144
	if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
	    SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
	    SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
	    SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
		bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
		bnx2x_dcbx_init_params(bp);
	} else {
		bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
	}
V
Vladislav Zolotarov 已提交
12145

12146 12147 12148 12149 12150
	if (CHIP_IS_E1x(bp))
		bp->cnic_base_cl_id = FP_SB_MAX_E1x;
	else
		bp->cnic_base_cl_id = FP_SB_MAX_E2;

12151
	/* multiple tx priority */
12152 12153 12154
	if (IS_VF(bp))
		bp->max_cos = 1;
	else if (CHIP_IS_E1x(bp))
12155
		bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
12156
	else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
12157
		bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
12158
	else if (CHIP_IS_E3B0(bp))
12159
		bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
12160 12161 12162 12163
	else
		BNX2X_ERR("unknown chip %x revision %x\n",
			  CHIP_NUM(bp), CHIP_REV(bp));
	BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
12164

12165 12166
	/* We need at least one default status block for slow-path events,
	 * second status block for the L2 queue, and a third status block for
12167
	 * CNIC if supported.
12168
	 */
A
Ariel Elior 已提交
12169 12170 12171
	if (IS_VF(bp))
		bp->min_msix_vec_cnt = 1;
	else if (CNIC_SUPPORT(bp))
12172
		bp->min_msix_vec_cnt = 3;
A
Ariel Elior 已提交
12173
	else /* PF w/o cnic */
12174 12175 12176
		bp->min_msix_vec_cnt = 2;
	BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);

M
Michal Schmidt 已提交
12177 12178
	bp->dump_preset_idx = 1;

12179 12180 12181
	if (CHIP_IS_E3B0(bp))
		bp->flags |= PTP_SUPPORTED;

12182
	return rc;
E
Eliezer Tamir 已提交
12183 12184
}

12185 12186 12187
/****************************************************************************
* General service functions
****************************************************************************/
E
Eliezer Tamir 已提交
12188

12189 12190 12191 12192
/*
 * net_device service functions
 */

Y
Yitchak Gertner 已提交
12193
/* called with rtnl_lock */
E
Eliezer Tamir 已提交
12194 12195 12196
static int bnx2x_open(struct net_device *dev)
{
	struct bnx2x *bp = netdev_priv(dev);
12197
	int rc;
E
Eliezer Tamir 已提交
12198

12199 12200
	bp->stats_init = true;

E
Eilon Greenstein 已提交
12201 12202
	netif_carrier_off(dev);

E
Eliezer Tamir 已提交
12203 12204
	bnx2x_set_power_state(bp, PCI_D0);

A
Ariel Elior 已提交
12205
	/* If parity had happen during the unload, then attentions
12206 12207 12208
	 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
	 * want the first function loaded on the current engine to
	 * complete the recovery.
A
Ariel Elior 已提交
12209
	 * Parity recovery is only relevant for PF driver.
12210
	 */
A
Ariel Elior 已提交
12211
	if (IS_PF(bp)) {
12212 12213 12214 12215
		int other_engine = BP_PATH(bp) ? 0 : 1;
		bool other_load_status, load_status;
		bool global = false;

A
Ariel Elior 已提交
12216 12217 12218 12219 12220 12221 12222 12223 12224 12225 12226 12227
		other_load_status = bnx2x_get_load_status(bp, other_engine);
		load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
		if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
		    bnx2x_chk_parity_attn(bp, &global, true)) {
			do {
				/* If there are attentions and they are in a
				 * global blocks, set the GLOBAL_RESET bit
				 * regardless whether it will be this function
				 * that will complete the recovery or not.
				 */
				if (global)
					bnx2x_set_reset_global(bp);
12228

A
Ariel Elior 已提交
12229 12230 12231 12232 12233 12234 12235 12236 12237 12238 12239 12240 12241
				/* Only the first function on the current
				 * engine should try to recover in open. In case
				 * of attentions in global blocks only the first
				 * in the chip should try to recover.
				 */
				if ((!load_status &&
				     (!global || !other_load_status)) &&
				      bnx2x_trylock_leader_lock(bp) &&
				      !bnx2x_leader_reset(bp)) {
					netdev_info(bp->dev,
						    "Recovered in open\n");
					break;
				}
12242

A
Ariel Elior 已提交
12243 12244 12245
				/* recovery has failed... */
				bnx2x_set_power_state(bp, PCI_D3hot);
				bp->recovery_state = BNX2X_RECOVERY_FAILED;
12246

A
Ariel Elior 已提交
12247 12248
				BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
					  "If you still see this message after a few retries then power cycle is required.\n");
12249

A
Ariel Elior 已提交
12250 12251 12252 12253
				return -EAGAIN;
			} while (0);
		}
	}
12254 12255

	bp->recovery_state = BNX2X_RECOVERY_DONE;
12256 12257 12258
	rc = bnx2x_nic_load(bp, LOAD_OPEN);
	if (rc)
		return rc;
12259
	return 0;
E
Eliezer Tamir 已提交
12260 12261
}

Y
Yitchak Gertner 已提交
12262
/* called with rtnl_lock */
12263
static int bnx2x_close(struct net_device *dev)
E
Eliezer Tamir 已提交
12264 12265 12266 12267
{
	struct bnx2x *bp = netdev_priv(dev);

	/* Unload the driver, release IRQs */
Y
Yuval Mintz 已提交
12268
	bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
12269

E
Eliezer Tamir 已提交
12270 12271 12272
	return 0;
}

E
Eric Dumazet 已提交
12273 12274
static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
				      struct bnx2x_mcast_ramrod_params *p)
12275
{
12276 12277
	int mc_count = netdev_mc_count(bp->dev);
	struct bnx2x_mcast_list_elem *mc_mac =
12278
		kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
12279
	struct netdev_hw_addr *ha;
12280

12281 12282
	if (!mc_mac)
		return -ENOMEM;
12283

12284
	INIT_LIST_HEAD(&p->mcast_list);
12285

12286 12287 12288 12289
	netdev_for_each_mc_addr(ha, bp->dev) {
		mc_mac->mac = bnx2x_mc_addr(ha);
		list_add_tail(&mc_mac->link, &p->mcast_list);
		mc_mac++;
12290
	}
12291 12292 12293 12294

	p->mcast_list_len = mc_count;

	return 0;
12295 12296
}

E
Eric Dumazet 已提交
12297
static void bnx2x_free_mcast_macs_list(
12298 12299 12300 12301 12302 12303 12304 12305 12306 12307 12308 12309 12310 12311
	struct bnx2x_mcast_ramrod_params *p)
{
	struct bnx2x_mcast_list_elem *mc_mac =
		list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
				 link);

	WARN_ON(!mc_mac);
	kfree(mc_mac);
}

/**
 * bnx2x_set_uc_list - configure a new unicast MACs list.
 *
 * @bp: driver handle
12312
 *
12313
 * We will use zero (0) as a MAC type for these MACs.
12314
 */
E
Eric Dumazet 已提交
12315
static int bnx2x_set_uc_list(struct bnx2x *bp)
12316
{
12317
	int rc;
12318 12319
	struct net_device *dev = bp->dev;
	struct netdev_hw_addr *ha;
B
Barak Witkowski 已提交
12320
	struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
12321
	unsigned long ramrod_flags = 0;
12322

12323 12324 12325 12326 12327 12328
	/* First schedule a cleanup up of old configuration */
	rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
	if (rc < 0) {
		BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
		return rc;
	}
12329 12330

	netdev_for_each_uc_addr(ha, dev) {
12331 12332
		rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
				       BNX2X_UC_LIST_MAC, &ramrod_flags);
Y
Yuval Mintz 已提交
12333 12334 12335 12336 12337 12338 12339 12340
		if (rc == -EEXIST) {
			DP(BNX2X_MSG_SP,
			   "Failed to schedule ADD operations: %d\n", rc);
			/* do not treat adding same MAC as error */
			rc = 0;

		} else if (rc < 0) {

12341 12342 12343
			BNX2X_ERR("Failed to schedule ADD operations: %d\n",
				  rc);
			return rc;
12344 12345 12346
		}
	}

12347 12348 12349 12350
	/* Execute the pending commands */
	__set_bit(RAMROD_CONT, &ramrod_flags);
	return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
				 BNX2X_UC_LIST_MAC, &ramrod_flags);
12351 12352
}

E
Eric Dumazet 已提交
12353
static int bnx2x_set_mc_list(struct bnx2x *bp)
12354
{
12355
	struct net_device *dev = bp->dev;
Y
Yuval Mintz 已提交
12356
	struct bnx2x_mcast_ramrod_params rparam = {NULL};
12357
	int rc = 0;
12358

12359
	rparam.mcast_obj = &bp->mcast_obj;
12360

12361 12362 12363
	/* first, clear all configured multicast MACs */
	rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
	if (rc < 0) {
M
Merav Sicron 已提交
12364
		BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
12365 12366
		return rc;
	}
12367

12368 12369 12370 12371
	/* then, configure a new MACs list */
	if (netdev_mc_count(dev)) {
		rc = bnx2x_init_mcast_macs_list(bp, &rparam);
		if (rc) {
M
Merav Sicron 已提交
12372 12373
			BNX2X_ERR("Failed to create multicast MACs list: %d\n",
				  rc);
12374 12375
			return rc;
		}
12376

12377 12378 12379 12380
		/* Now add the new MACs */
		rc = bnx2x_config_mcast(bp, &rparam,
					BNX2X_MCAST_CMD_ADD);
		if (rc < 0)
M
Merav Sicron 已提交
12381 12382
			BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
				  rc);
12383

12384 12385
		bnx2x_free_mcast_macs_list(&rparam);
	}
12386

12387
	return rc;
12388 12389
}

12390
/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
12391
static void bnx2x_set_rx_mode(struct net_device *dev)
12392 12393 12394 12395 12396 12397
{
	struct bnx2x *bp = netdev_priv(dev);

	if (bp->state != BNX2X_STATE_OPEN) {
		DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
		return;
12398 12399
	} else {
		/* Schedule an SP task to handle rest of change */
12400 12401
		bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
				       NETIF_MSG_IFUP);
12402
	}
12403 12404 12405 12406 12407
}

void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
{
	u32 rx_mode = BNX2X_RX_MODE_NORMAL;
12408

12409
	DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
12410

12411 12412 12413
	netif_addr_lock_bh(bp->dev);

	if (bp->dev->flags & IFF_PROMISC) {
12414
		rx_mode = BNX2X_RX_MODE_PROMISC;
12415 12416 12417
	} else if ((bp->dev->flags & IFF_ALLMULTI) ||
		   ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
		    CHIP_IS_E1(bp))) {
12418
		rx_mode = BNX2X_RX_MODE_ALLMULTI;
12419
	} else {
12420 12421 12422 12423
		if (IS_PF(bp)) {
			/* some multicasts */
			if (bnx2x_set_mc_list(bp) < 0)
				rx_mode = BNX2X_RX_MODE_ALLMULTI;
12424

12425 12426
			/* release bh lock, as bnx2x_set_uc_list might sleep */
			netif_addr_unlock_bh(bp->dev);
12427 12428
			if (bnx2x_set_uc_list(bp) < 0)
				rx_mode = BNX2X_RX_MODE_PROMISC;
12429
			netif_addr_lock_bh(bp->dev);
12430 12431
		} else {
			/* configuring mcast to a vf involves sleeping (when we
12432
			 * wait for the pf's response).
12433
			 */
12434 12435
			bnx2x_schedule_sp_rtnl(bp,
					       BNX2X_SP_RTNL_VFPF_MCAST, 0);
12436
		}
12437 12438 12439
	}

	bp->rx_mode = rx_mode;
D
Dmitry Kravkov 已提交
12440
	/* handle ISCSI SD mode */
12441
	if (IS_MF_ISCSI_ONLY(bp))
D
Dmitry Kravkov 已提交
12442
		bp->rx_mode = BNX2X_RX_MODE_NONE;
12443 12444 12445 12446

	/* Schedule the rx_mode command */
	if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
		set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
12447
		netif_addr_unlock_bh(bp->dev);
12448 12449 12450
		return;
	}

12451 12452
	if (IS_PF(bp)) {
		bnx2x_set_storm_rx_mode(bp);
12453
		netif_addr_unlock_bh(bp->dev);
12454
	} else {
12455 12456 12457
		/* VF will need to request the PF to make this change, and so
		 * the VF needs to release the bottom-half lock prior to the
		 * request (as it will likely require sleep on the VF side)
12458
		 */
12459 12460
		netif_addr_unlock_bh(bp->dev);
		bnx2x_vfpf_storm_rx_mode(bp);
12461
	}
12462 12463
}

Y
Yaniv Rosner 已提交
12464
/* called with rtnl_lock */
E
Eilon Greenstein 已提交
12465 12466
static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
			   int devad, u16 addr)
E
Eliezer Tamir 已提交
12467
{
E
Eilon Greenstein 已提交
12468 12469 12470
	struct bnx2x *bp = netdev_priv(netdev);
	u16 value;
	int rc;
E
Eliezer Tamir 已提交
12471

E
Eilon Greenstein 已提交
12472 12473
	DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
	   prtad, devad, addr);
E
Eliezer Tamir 已提交
12474

E
Eilon Greenstein 已提交
12475 12476
	/* The HW expects different devad if CL22 is used */
	devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
Y
Yaniv Rosner 已提交
12477

E
Eilon Greenstein 已提交
12478
	bnx2x_acquire_phy_lock(bp);
Y
Yaniv Rosner 已提交
12479
	rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
E
Eilon Greenstein 已提交
12480 12481
	bnx2x_release_phy_lock(bp);
	DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
E
Eliezer Tamir 已提交
12482

E
Eilon Greenstein 已提交
12483 12484 12485 12486
	if (!rc)
		rc = value;
	return rc;
}
E
Eliezer Tamir 已提交
12487

E
Eilon Greenstein 已提交
12488 12489 12490 12491 12492 12493 12494
/* called with rtnl_lock */
static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct bnx2x *bp = netdev_priv(netdev);
	int rc;

M
Merav Sicron 已提交
12495 12496 12497
	DP(NETIF_MSG_LINK,
	   "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
	   prtad, devad, addr, value);
E
Eilon Greenstein 已提交
12498 12499 12500

	/* The HW expects different devad if CL22 is used */
	devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
E
Eliezer Tamir 已提交
12501

E
Eilon Greenstein 已提交
12502
	bnx2x_acquire_phy_lock(bp);
Y
Yaniv Rosner 已提交
12503
	rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
E
Eilon Greenstein 已提交
12504 12505 12506
	bnx2x_release_phy_lock(bp);
	return rc;
}
Y
Yaniv Rosner 已提交
12507

E
Eilon Greenstein 已提交
12508 12509 12510 12511 12512
/* called with rtnl_lock */
static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct bnx2x *bp = netdev_priv(dev);
	struct mii_ioctl_data *mdio = if_mii(ifr);
E
Eliezer Tamir 已提交
12513

E
Eilon Greenstein 已提交
12514 12515 12516
	if (!netif_running(dev))
		return -EAGAIN;

12517 12518 12519 12520 12521 12522 12523 12524
	switch (cmd) {
	case SIOCSHWTSTAMP:
		return bnx2x_hwtstamp_ioctl(bp, ifr);
	default:
		DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
		   mdio->phy_id, mdio->reg_num, mdio->val_in);
		return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
	}
E
Eliezer Tamir 已提交
12525 12526
}

A
Alexey Dobriyan 已提交
12527
#ifdef CONFIG_NET_POLL_CONTROLLER
E
Eliezer Tamir 已提交
12528 12529 12530
static void poll_bnx2x(struct net_device *dev)
{
	struct bnx2x *bp = netdev_priv(dev);
12531
	int i;
E
Eliezer Tamir 已提交
12532

12533 12534 12535 12536
	for_each_eth_queue(bp, i) {
		struct bnx2x_fastpath *fp = &bp->fp[i];
		napi_schedule(&bnx2x_fp(bp, fp->index, napi));
	}
E
Eliezer Tamir 已提交
12537 12538 12539
}
#endif

D
Dmitry Kravkov 已提交
12540 12541 12542 12543
static int bnx2x_validate_addr(struct net_device *dev)
{
	struct bnx2x *bp = netdev_priv(dev);

A
Ariel Elior 已提交
12544 12545 12546 12547
	/* query the bulletin board for mac address configured by the PF */
	if (IS_VF(bp))
		bnx2x_sample_bulletin(bp);

12548
	if (!is_valid_ether_addr(dev->dev_addr)) {
M
Merav Sicron 已提交
12549
		BNX2X_ERR("Non-valid Ethernet address\n");
D
Dmitry Kravkov 已提交
12550
		return -EADDRNOTAVAIL;
M
Merav Sicron 已提交
12551
	}
D
Dmitry Kravkov 已提交
12552 12553 12554
	return 0;
}

12555
static int bnx2x_get_phys_port_id(struct net_device *netdev,
12556
				  struct netdev_phys_item_id *ppid)
12557 12558 12559 12560 12561 12562 12563 12564 12565 12566 12567 12568
{
	struct bnx2x *bp = netdev_priv(netdev);

	if (!(bp->flags & HAS_PHYS_PORT_ID))
		return -EOPNOTSUPP;

	ppid->id_len = sizeof(bp->phys_port_id);
	memcpy(ppid->id, bp->phys_port_id, ppid->id_len);

	return 0;
}

12569 12570 12571
static netdev_features_t bnx2x_features_check(struct sk_buff *skb,
					      struct net_device *dev,
					      netdev_features_t features)
J
Joe Stringer 已提交
12572
{
12573
	features = vlan_features_check(skb, features);
12574
	return vxlan_features_check(skb, features);
J
Joe Stringer 已提交
12575 12576
}

12577 12578 12579 12580
static const struct net_device_ops bnx2x_netdev_ops = {
	.ndo_open		= bnx2x_open,
	.ndo_stop		= bnx2x_close,
	.ndo_start_xmit		= bnx2x_start_xmit,
12581
	.ndo_select_queue	= bnx2x_select_queue,
12582
	.ndo_set_rx_mode	= bnx2x_set_rx_mode,
12583
	.ndo_set_mac_address	= bnx2x_change_mac_addr,
D
Dmitry Kravkov 已提交
12584
	.ndo_validate_addr	= bnx2x_validate_addr,
12585 12586
	.ndo_do_ioctl		= bnx2x_ioctl,
	.ndo_change_mtu		= bnx2x_change_mtu,
12587 12588
	.ndo_fix_features	= bnx2x_fix_features,
	.ndo_set_features	= bnx2x_set_features,
12589
	.ndo_tx_timeout		= bnx2x_tx_timeout,
A
Alexey Dobriyan 已提交
12590
#ifdef CONFIG_NET_POLL_CONTROLLER
12591 12592
	.ndo_poll_controller	= poll_bnx2x,
#endif
12593
	.ndo_setup_tc		= bnx2x_setup_tc,
A
Ariel Elior 已提交
12594
#ifdef CONFIG_BNX2X_SRIOV
12595
	.ndo_set_vf_mac		= bnx2x_set_vf_mac,
12596
	.ndo_set_vf_vlan	= bnx2x_set_vf_vlan,
12597
	.ndo_get_vf_config	= bnx2x_get_vf_config,
A
Ariel Elior 已提交
12598
#endif
12599
#ifdef NETDEV_FCOE_WWNN
12600 12601
	.ndo_fcoe_get_wwn	= bnx2x_fcoe_get_wwn,
#endif
12602

12603
#ifdef CONFIG_NET_RX_BUSY_POLL
12604
	.ndo_busy_poll		= bnx2x_low_latency_recv,
12605
#endif
12606
	.ndo_get_phys_port_id	= bnx2x_get_phys_port_id,
D
Dmitry Kravkov 已提交
12607
	.ndo_set_vf_link_state	= bnx2x_set_vf_link_state,
12608
	.ndo_features_check	= bnx2x_features_check,
12609 12610
};

E
Eric Dumazet 已提交
12611
static int bnx2x_set_coherency_mask(struct bnx2x *bp)
12612 12613 12614
{
	struct device *dev = &bp->pdev->dev;

12615 12616
	if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
	    dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
12617 12618 12619 12620 12621 12622 12623
		dev_err(dev, "System does not support DMA, aborting\n");
		return -EIO;
	}

	return 0;
}

12624 12625 12626 12627 12628 12629 12630 12631
static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
{
	if (bp->flags & AER_ENABLED) {
		pci_disable_pcie_error_reporting(bp->pdev);
		bp->flags &= ~AER_ENABLED;
	}
}

12632 12633
static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
			  struct net_device *dev, unsigned long board_type)
E
Eliezer Tamir 已提交
12634 12635
{
	int rc;
12636
	u32 pci_cfg_dword;
12637 12638 12639
	bool chip_is_e1x = (board_type == BCM57710 ||
			    board_type == BCM57711 ||
			    board_type == BCM57711E);
E
Eliezer Tamir 已提交
12640 12641 12642

	SET_NETDEV_DEV(dev, &pdev->dev);

12643 12644
	bp->dev = dev;
	bp->pdev = pdev;
E
Eliezer Tamir 已提交
12645 12646 12647

	rc = pci_enable_device(pdev);
	if (rc) {
V
Vladislav Zolotarov 已提交
12648 12649
		dev_err(&bp->pdev->dev,
			"Cannot enable PCI device, aborting\n");
E
Eliezer Tamir 已提交
12650 12651 12652 12653
		goto err_out;
	}

	if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
V
Vladislav Zolotarov 已提交
12654 12655
		dev_err(&bp->pdev->dev,
			"Cannot find PCI device base address, aborting\n");
E
Eliezer Tamir 已提交
12656 12657 12658 12659
		rc = -ENODEV;
		goto err_out_disable;
	}

12660 12661
	if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
		dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
E
Eliezer Tamir 已提交
12662 12663 12664 12665
		rc = -ENODEV;
		goto err_out_disable;
	}

Y
Yaniv Rosner 已提交
12666 12667 12668 12669 12670 12671 12672 12673
	pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
	if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
	    PCICFG_REVESION_ID_ERROR_VAL) {
		pr_err("PCI device error, probably due to fan failure, aborting\n");
		rc = -ENODEV;
		goto err_out_disable;
	}

12674 12675 12676
	if (atomic_read(&pdev->enable_cnt) == 1) {
		rc = pci_request_regions(pdev, DRV_MODULE_NAME);
		if (rc) {
V
Vladislav Zolotarov 已提交
12677 12678
			dev_err(&bp->pdev->dev,
				"Cannot obtain PCI resources, aborting\n");
12679 12680
			goto err_out_disable;
		}
E
Eliezer Tamir 已提交
12681

12682 12683 12684
		pci_set_master(pdev);
		pci_save_state(pdev);
	}
E
Eliezer Tamir 已提交
12685

12686
	if (IS_PF(bp)) {
J
Jon Mason 已提交
12687
		if (!pdev->pm_cap) {
12688 12689 12690 12691 12692
			dev_err(&bp->pdev->dev,
				"Cannot find power management capability, aborting\n");
			rc = -EIO;
			goto err_out_release;
		}
E
Eliezer Tamir 已提交
12693 12694
	}

12695
	if (!pci_is_pcie(pdev)) {
M
Merav Sicron 已提交
12696
		dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
E
Eliezer Tamir 已提交
12697 12698 12699 12700
		rc = -EIO;
		goto err_out_release;
	}

12701 12702
	rc = bnx2x_set_coherency_mask(bp);
	if (rc)
E
Eliezer Tamir 已提交
12703 12704
		goto err_out_release;

12705 12706 12707
	dev->mem_start = pci_resource_start(pdev, 0);
	dev->base_addr = dev->mem_start;
	dev->mem_end = pci_resource_end(pdev, 0);
E
Eliezer Tamir 已提交
12708 12709 12710

	dev->irq = pdev->irq;

12711
	bp->regview = pci_ioremap_bar(pdev, 0);
E
Eliezer Tamir 已提交
12712
	if (!bp->regview) {
V
Vladislav Zolotarov 已提交
12713 12714
		dev_err(&bp->pdev->dev,
			"Cannot map register space, aborting\n");
E
Eliezer Tamir 已提交
12715 12716 12717 12718
		rc = -ENOMEM;
		goto err_out_release;
	}

12719 12720 12721 12722 12723
	/* In E1/E1H use pci device function given by kernel.
	 * In E2/E3 read physical function from ME register since these chips
	 * support Physical Device Assignment where kernel BDF maybe arbitrary
	 * (depending on hypervisor).
	 */
Y
Yuval Mintz 已提交
12724
	if (chip_is_e1x) {
12725
		bp->pf_num = PCI_FUNC(pdev->devfn);
Y
Yuval Mintz 已提交
12726 12727
	} else {
		/* chip is E2/3*/
12728 12729 12730
		pci_read_config_dword(bp->pdev,
				      PCICFG_ME_REGISTER, &pci_cfg_dword);
		bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Y
Yuval Mintz 已提交
12731
				  ME_REG_ABS_PF_NUM_SHIFT);
12732
	}
M
Merav Sicron 已提交
12733
	BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
12734

12735 12736 12737
	/* clean indirect addresses */
	pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
			       PCICFG_VENDOR_ID_OFFSET);
12738

12739 12740 12741
	/* Set PCIe reset type to fundamental for EEH recovery */
	pdev->needs_freset = 1;

12742 12743 12744 12745 12746 12747 12748
	/* AER (Advanced Error reporting) configuration */
	rc = pci_enable_pcie_error_reporting(pdev);
	if (!rc)
		bp->flags |= AER_ENABLED;
	else
		BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);

12749 12750
	/*
	 * Clean the following indirect addresses for all functions since it
12751 12752
	 * is not used by the driver.
	 */
12753 12754 12755 12756 12757 12758 12759 12760 12761 12762 12763 12764
	if (IS_PF(bp)) {
		REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
		REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
		REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
		REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);

		if (chip_is_e1x) {
			REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
			REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
			REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
			REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
		}
12765

12766 12767 12768 12769 12770 12771 12772
		/* Enable internal target-read (in case we are probed after PF
		 * FLR). Must be done prior to any BAR read access. Only for
		 * 57712 and up
		 */
		if (!chip_is_e1x)
			REG_WR(bp,
			       PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
12773
	}
E
Eliezer Tamir 已提交
12774

12775
	dev->watchdog_timeo = TX_TIMEOUT;
E
Eliezer Tamir 已提交
12776

12777
	dev->netdev_ops = &bnx2x_netdev_ops;
A
Ariel Elior 已提交
12778
	bnx2x_set_ethtool_ops(bp, dev);
E
Eilon Greenstein 已提交
12779

12780 12781
	dev->priv_flags |= IFF_UNICAST_FLT;

12782
	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
D
Dmitry Kravkov 已提交
12783 12784
		NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
		NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
12785
		NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
12786
	if (!chip_is_e1x) {
E
Eric Dumazet 已提交
12787
		dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
12788
				    NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
12789 12790 12791
		dev->hw_enc_features =
			NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
			NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
E
Eric Dumazet 已提交
12792
			NETIF_F_GSO_IPIP |
12793
			NETIF_F_GSO_SIT |
12794
			NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
12795
	}
12796 12797 12798 12799

	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
		NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;

12800
	dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
12801
	dev->features |= NETIF_F_HIGHDMA;
E
Eliezer Tamir 已提交
12802

12803 12804 12805
	/* Add Loopback capability to the device */
	dev->hw_features |= NETIF_F_LOOPBACK;

12806
#ifdef BCM_DCBNL
S
Shmulik Ravid 已提交
12807 12808 12809
	dev->dcbnl_ops = &bnx2x_dcbnl_ops;
#endif

E
Eilon Greenstein 已提交
12810 12811 12812 12813 12814 12815 12816 12817
	/* get_port_hwinfo() will set prtad and mmds properly */
	bp->mdio.prtad = MDIO_PRTAD_NONE;
	bp->mdio.mmds = 0;
	bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	bp->mdio.dev = dev;
	bp->mdio.mdio_read = bnx2x_mdio_read;
	bp->mdio.mdio_write = bnx2x_mdio_write;

E
Eliezer Tamir 已提交
12818 12819 12820
	return 0;

err_out_release:
12821 12822
	if (atomic_read(&pdev->enable_cnt) == 1)
		pci_release_regions(pdev);
E
Eliezer Tamir 已提交
12823 12824 12825 12826 12827 12828 12829 12830

err_out_disable:
	pci_disable_device(pdev);

err_out:
	return rc;
}

12831
static int bnx2x_check_firmware(struct bnx2x *bp)
12832
{
12833
	const struct firmware *firmware = bp->firmware;
12834 12835 12836
	struct bnx2x_fw_file_hdr *fw_hdr;
	struct bnx2x_fw_file_section *sections;
	u32 offset, len, num_ops;
Y
Yuval Mintz 已提交
12837
	__be16 *ops_offsets;
12838
	int i;
12839
	const u8 *fw_ver;
12840

M
Merav Sicron 已提交
12841 12842
	if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
		BNX2X_ERR("Wrong FW size\n");
12843
		return -EINVAL;
M
Merav Sicron 已提交
12844
	}
12845 12846 12847 12848 12849 12850 12851 12852 12853 12854

	fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
	sections = (struct bnx2x_fw_file_section *)fw_hdr;

	/* Make sure none of the offsets and sizes make us read beyond
	 * the end of the firmware data */
	for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
		offset = be32_to_cpu(sections[i].offset);
		len = be32_to_cpu(sections[i].len);
		if (offset + len > firmware->size) {
M
Merav Sicron 已提交
12855
			BNX2X_ERR("Section %d length is out of bounds\n", i);
12856 12857 12858 12859 12860 12861
			return -EINVAL;
		}
	}

	/* Likewise for the init_ops offsets */
	offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Y
Yuval Mintz 已提交
12862
	ops_offsets = (__force __be16 *)(firmware->data + offset);
12863 12864 12865 12866
	num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);

	for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
		if (be16_to_cpu(ops_offsets[i]) > num_ops) {
M
Merav Sicron 已提交
12867
			BNX2X_ERR("Section offset %d is out of bounds\n", i);
12868 12869 12870 12871 12872 12873 12874 12875 12876 12877 12878
			return -EINVAL;
		}
	}

	/* Check FW version */
	offset = be32_to_cpu(fw_hdr->fw_version.offset);
	fw_ver = firmware->data + offset;
	if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
	    (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
	    (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
	    (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
M
Merav Sicron 已提交
12879 12880 12881
		BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
		       fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
		       BCM_5710_FW_MAJOR_VERSION,
12882 12883 12884
		       BCM_5710_FW_MINOR_VERSION,
		       BCM_5710_FW_REVISION_VERSION,
		       BCM_5710_FW_ENGINEERING_VERSION);
12885
		return -EINVAL;
12886 12887 12888 12889 12890
	}

	return 0;
}

E
Eric Dumazet 已提交
12891
static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
12892
{
12893 12894
	const __be32 *source = (const __be32 *)_source;
	u32 *target = (u32 *)_target;
12895 12896 12897 12898 12899 12900 12901 12902 12903 12904
	u32 i;

	for (i = 0; i < n/4; i++)
		target[i] = be32_to_cpu(source[i]);
}

/*
   Ops array is stored in the following format:
   {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
 */
E
Eric Dumazet 已提交
12905
static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
12906
{
12907 12908
	const __be32 *source = (const __be32 *)_source;
	struct raw_op *target = (struct raw_op *)_target;
12909 12910
	u32 i, j, tmp;

12911
	for (i = 0, j = 0; i < n/8; i++, j += 2) {
12912 12913
		tmp = be32_to_cpu(source[j]);
		target[i].op = (tmp >> 24) & 0xff;
V
Vladislav Zolotarov 已提交
12914 12915
		target[i].offset = tmp & 0xffffff;
		target[i].raw_data = be32_to_cpu(source[j + 1]);
12916 12917
	}
}
12918

12919
/* IRO array is stored in the following format:
12920 12921
 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
 */
E
Eric Dumazet 已提交
12922
static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
12923 12924 12925 12926 12927 12928 12929 12930 12931 12932 12933 12934 12935 12936 12937 12938 12939 12940 12941
{
	const __be32 *source = (const __be32 *)_source;
	struct iro *target = (struct iro *)_target;
	u32 i, j, tmp;

	for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
		target[i].base = be32_to_cpu(source[j]);
		j++;
		tmp = be32_to_cpu(source[j]);
		target[i].m1 = (tmp >> 16) & 0xffff;
		target[i].m2 = tmp & 0xffff;
		j++;
		tmp = be32_to_cpu(source[j]);
		target[i].m3 = (tmp >> 16) & 0xffff;
		target[i].size = tmp & 0xffff;
		j++;
	}
}

E
Eric Dumazet 已提交
12942
static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
12943
{
12944 12945
	const __be16 *source = (const __be16 *)_source;
	u16 *target = (u16 *)_target;
12946 12947 12948 12949 12950 12951
	u32 i;

	for (i = 0; i < n/2; i++)
		target[i] = be16_to_cpu(source[i]);
}

12952 12953 12954 12955
#define BNX2X_ALLOC_AND_SET(arr, lbl, func)				\
do {									\
	u32 len = be32_to_cpu(fw_hdr->arr.len);				\
	bp->arr = kmalloc(len, GFP_KERNEL);				\
12956
	if (!bp->arr)							\
12957 12958 12959 12960
		goto lbl;						\
	func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset),	\
	     (u8 *)bp->arr, len);					\
} while (0)
12961

Y
Yuval Mintz 已提交
12962
static int bnx2x_init_firmware(struct bnx2x *bp)
12963
{
12964
	const char *fw_file_name;
12965
	struct bnx2x_fw_file_hdr *fw_hdr;
B
Ben Hutchings 已提交
12966
	int rc;
12967

12968 12969
	if (bp->firmware)
		return 0;
12970

12971 12972 12973 12974 12975 12976 12977 12978 12979 12980 12981
	if (CHIP_IS_E1(bp))
		fw_file_name = FW_FILE_NAME_E1;
	else if (CHIP_IS_E1H(bp))
		fw_file_name = FW_FILE_NAME_E1H;
	else if (!CHIP_IS_E1x(bp))
		fw_file_name = FW_FILE_NAME_E2;
	else {
		BNX2X_ERR("Unsupported chip revision\n");
		return -EINVAL;
	}
	BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
12982

12983 12984 12985 12986 12987 12988
	rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
	if (rc) {
		BNX2X_ERR("Can't load firmware file %s\n",
			  fw_file_name);
		goto request_firmware_exit;
	}
12989

12990 12991 12992 12993
	rc = bnx2x_check_firmware(bp);
	if (rc) {
		BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
		goto request_firmware_exit;
12994 12995 12996 12997 12998 12999 13000 13001 13002 13003 13004 13005
	}

	fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;

	/* Initialize the pointers to the init arrays */
	/* Blob */
	BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);

	/* Opcodes */
	BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);

	/* Offsets */
13006 13007
	BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
			    be16_to_cpu_n);
13008 13009

	/* STORMs firmware */
13010 13011 13012 13013 13014 13015 13016 13017 13018 13019 13020 13021 13022 13023 13024 13025
	INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
			be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
	INIT_TSEM_PRAM_DATA(bp)      = bp->firmware->data +
			be32_to_cpu(fw_hdr->tsem_pram_data.offset);
	INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
			be32_to_cpu(fw_hdr->usem_int_table_data.offset);
	INIT_USEM_PRAM_DATA(bp)      = bp->firmware->data +
			be32_to_cpu(fw_hdr->usem_pram_data.offset);
	INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
			be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
	INIT_XSEM_PRAM_DATA(bp)      = bp->firmware->data +
			be32_to_cpu(fw_hdr->xsem_pram_data.offset);
	INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
			be32_to_cpu(fw_hdr->csem_int_table_data.offset);
	INIT_CSEM_PRAM_DATA(bp)      = bp->firmware->data +
			be32_to_cpu(fw_hdr->csem_pram_data.offset);
13026 13027
	/* IRO */
	BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
13028 13029

	return 0;
13030

13031 13032
iro_alloc_err:
	kfree(bp->init_ops_offsets);
13033 13034 13035 13036 13037 13038
init_offsets_alloc_err:
	kfree(bp->init_ops);
init_ops_alloc_err:
	kfree(bp->init_data);
request_firmware_exit:
	release_firmware(bp->firmware);
13039
	bp->firmware = NULL;
13040 13041 13042 13043

	return rc;
}

13044 13045 13046 13047 13048 13049
static void bnx2x_release_firmware(struct bnx2x *bp)
{
	kfree(bp->init_ops_offsets);
	kfree(bp->init_ops);
	kfree(bp->init_data);
	release_firmware(bp->firmware);
13050
	bp->firmware = NULL;
13051 13052 13053 13054 13055 13056 13057 13058 13059 13060 13061 13062 13063 13064 13065 13066 13067 13068 13069 13070 13071 13072 13073 13074 13075 13076 13077
}

static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
	.init_hw_cmn_chip = bnx2x_init_hw_common_chip,
	.init_hw_cmn      = bnx2x_init_hw_common,
	.init_hw_port     = bnx2x_init_hw_port,
	.init_hw_func     = bnx2x_init_hw_func,

	.reset_hw_cmn     = bnx2x_reset_common,
	.reset_hw_port    = bnx2x_reset_port,
	.reset_hw_func    = bnx2x_reset_func,

	.gunzip_init      = bnx2x_gunzip_init,
	.gunzip_end       = bnx2x_gunzip_end,

	.init_fw          = bnx2x_init_firmware,
	.release_fw       = bnx2x_release_firmware,
};

void bnx2x__init_func_obj(struct bnx2x *bp)
{
	/* Prepare DMAE related driver resources */
	bnx2x_setup_dmae(bp);

	bnx2x_init_func_obj(bp, &bp->func_obj,
			    bnx2x_sp(bp, func_rdata),
			    bnx2x_sp_mapping(bp, func_rdata),
B
Barak Witkowski 已提交
13078 13079
			    bnx2x_sp(bp, func_afex_rdata),
			    bnx2x_sp_mapping(bp, func_afex_rdata),
13080 13081 13082 13083
			    &bnx2x_func_sp_drv);
}

/* must be called after sriov-enable */
E
Eric Dumazet 已提交
13084
static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
13085
{
13086
	int cid_count = BNX2X_L2_MAX_CID(bp);
13087

13088 13089 13090
	if (IS_SRIOV(bp))
		cid_count += BNX2X_VF_CIDS;

13091 13092
	if (CNIC_SUPPORT(bp))
		cid_count += CNIC_CID_MAX;
13093

13094 13095
	return roundup(cid_count, QM_CID_ROUND);
}
D
Dmitry Kravkov 已提交
13096

13097
/**
13098
 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
13099 13100 13101 13102
 *
 * @dev:	pci device
 *
 */
A
Ariel Elior 已提交
13103
static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
13104
{
13105
	int index;
13106
	u16 control = 0;
13107

13108 13109 13110 13111
	/*
	 * If MSI-X is not supported - return number of SBs needed to support
	 * one fast path queue: one FP queue + SB for CNIC
	 */
13112
	if (!pdev->msix_cap) {
13113
		dev_info(&pdev->dev, "no msix capability found\n");
13114
		return 1 + cnic_cnt;
13115 13116
	}
	dev_info(&pdev->dev, "msix capability found\n");
13117

13118 13119 13120 13121 13122
	/*
	 * The value in the PCI configuration space is the index of the last
	 * entry, namely one less than the actual size of the table, which is
	 * exactly what we want to return from this function: number of all SBs
	 * without the default SB.
13123
	 * For VFs there is no default SB, then we return (index+1).
13124
	 */
Y
Yijing Wang 已提交
13125
	pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
13126

13127
	index = control & PCI_MSIX_FLAGS_QSIZE;
13128

A
Ariel Elior 已提交
13129
	return index;
13130
}
13131

13132 13133 13134
static int set_max_cos_est(int chip_id)
{
	switch (chip_id) {
D
Dmitry Kravkov 已提交
13135 13136 13137
	case BCM57710:
	case BCM57711:
	case BCM57711E:
13138
		return BNX2X_MULTI_TX_COS_E1X;
D
Dmitry Kravkov 已提交
13139
	case BCM57712:
13140
	case BCM57712_MF:
13141
		return BNX2X_MULTI_TX_COS_E2_E3A0;
13142 13143 13144 13145
	case BCM57800:
	case BCM57800_MF:
	case BCM57810:
	case BCM57810_MF:
Y
Yuval Mintz 已提交
13146 13147
	case BCM57840_4_10:
	case BCM57840_2_20:
13148
	case BCM57840_O:
Y
Yuval Mintz 已提交
13149
	case BCM57840_MFO:
13150
	case BCM57840_MF:
13151 13152
	case BCM57811:
	case BCM57811_MF:
13153
		return BNX2X_MULTI_TX_COS_E3B0;
13154 13155 13156 13157 13158
	case BCM57712_VF:
	case BCM57800_VF:
	case BCM57810_VF:
	case BCM57840_VF:
	case BCM57811_VF:
13159
		return 1;
D
Dmitry Kravkov 已提交
13160
	default:
13161
		pr_err("Unknown board_type (%d), aborting\n", chip_id);
V
Vasiliy Kulikov 已提交
13162
		return -ENODEV;
D
Dmitry Kravkov 已提交
13163
	}
13164
}
D
Dmitry Kravkov 已提交
13165

13166 13167 13168 13169 13170 13171 13172 13173 13174 13175 13176 13177 13178
static int set_is_vf(int chip_id)
{
	switch (chip_id) {
	case BCM57712_VF:
	case BCM57800_VF:
	case BCM57810_VF:
	case BCM57840_VF:
	case BCM57811_VF:
		return true;
	default:
		return false;
	}
}
13179

13180 13181 13182 13183 13184 13185 13186 13187 13188 13189 13190 13191 13192 13193 13194 13195 13196 13197 13198 13199 13200 13201 13202 13203 13204 13205 13206 13207 13208 13209 13210 13211 13212 13213 13214 13215 13216 13217 13218 13219 13220 13221 13222 13223 13224 13225 13226 13227 13228 13229 13230 13231 13232 13233 13234 13235 13236 13237 13238 13239 13240 13241 13242 13243 13244 13245 13246 13247 13248 13249 13250 13251 13252 13253 13254 13255 13256 13257 13258 13259 13260 13261 13262 13263 13264 13265 13266 13267 13268 13269 13270 13271 13272 13273 13274 13275 13276 13277
/* nig_tsgen registers relative address */
#define tsgen_ctrl 0x0
#define tsgen_freecount 0x10
#define tsgen_synctime_t0 0x20
#define tsgen_offset_t0 0x28
#define tsgen_drift_t0 0x30
#define tsgen_synctime_t1 0x58
#define tsgen_offset_t1 0x60
#define tsgen_drift_t1 0x68

/* FW workaround for setting drift */
static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir,
					  int best_val, int best_period)
{
	struct bnx2x_func_state_params func_params = {NULL};
	struct bnx2x_func_set_timesync_params *set_timesync_params =
		&func_params.params.set_timesync;

	/* Prepare parameters for function state transitions */
	__set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
	__set_bit(RAMROD_RETRY, &func_params.ramrod_flags);

	func_params.f_obj = &bp->func_obj;
	func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;

	/* Function parameters */
	set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET;
	set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
	set_timesync_params->add_sub_drift_adjust_value =
		drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE;
	set_timesync_params->drift_adjust_value = best_val;
	set_timesync_params->drift_adjust_period = best_period;

	return bnx2x_func_state_change(bp, &func_params);
}

static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
{
	struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
	int rc;
	int drift_dir = 1;
	int val, period, period1, period2, dif, dif1, dif2;
	int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0;

	DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb);

	if (!netif_running(bp->dev)) {
		DP(BNX2X_MSG_PTP,
		   "PTP adjfreq called while the interface is down\n");
		return -EFAULT;
	}

	if (ppb < 0) {
		ppb = -ppb;
		drift_dir = 0;
	}

	if (ppb == 0) {
		best_val = 1;
		best_period = 0x1FFFFFF;
	} else if (ppb >= BNX2X_MAX_PHC_DRIFT) {
		best_val = 31;
		best_period = 1;
	} else {
		/* Changed not to allow val = 8, 16, 24 as these values
		 * are not supported in workaround.
		 */
		for (val = 0; val <= 31; val++) {
			if ((val & 0x7) == 0)
				continue;
			period1 = val * 1000000 / ppb;
			period2 = period1 + 1;
			if (period1 != 0)
				dif1 = ppb - (val * 1000000 / period1);
			else
				dif1 = BNX2X_MAX_PHC_DRIFT;
			if (dif1 < 0)
				dif1 = -dif1;
			dif2 = ppb - (val * 1000000 / period2);
			if (dif2 < 0)
				dif2 = -dif2;
			dif = (dif1 < dif2) ? dif1 : dif2;
			period = (dif1 < dif2) ? period1 : period2;
			if (dif < best_dif) {
				best_dif = dif;
				best_val = val;
				best_period = period;
			}
		}
	}

	rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val,
					    best_period);
	if (rc) {
		BNX2X_ERR("Failed to set drift\n");
		return -EFAULT;
	}

J
Jiri Benc 已提交
13278
	DP(BNX2X_MSG_PTP, "Configured val = %d, period = %d\n", best_val,
13279 13280 13281 13282 13283 13284 13285 13286 13287 13288 13289
	   best_period);

	return 0;
}

static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
{
	struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);

	DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta);

13290
	timecounter_adjtime(&bp->timecounter, delta);
13291 13292 13293 13294

	return 0;
}

13295
static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
13296 13297 13298 13299 13300 13301 13302 13303
{
	struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
	u64 ns;

	ns = timecounter_read(&bp->timecounter);

	DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns);

13304
	*ts = ns_to_timespec64(ns);
13305 13306 13307 13308 13309

	return 0;
}

static int bnx2x_ptp_settime(struct ptp_clock_info *ptp,
13310
			     const struct timespec64 *ts)
13311 13312 13313 13314
{
	struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
	u64 ns;

13315
	ns = timespec64_to_ns(ts);
13316 13317 13318 13319 13320 13321 13322 13323 13324 13325 13326 13327 13328 13329 13330 13331 13332 13333 13334

	DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns);

	/* Re-init the timecounter */
	timecounter_init(&bp->timecounter, &bp->cyclecounter, ns);

	return 0;
}

/* Enable (or disable) ancillary features of the phc subsystem */
static int bnx2x_ptp_enable(struct ptp_clock_info *ptp,
			    struct ptp_clock_request *rq, int on)
{
	struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);

	BNX2X_ERR("PHC ancillary features are not supported\n");
	return -ENOTSUPP;
}

L
Lad, Prabhakar 已提交
13335
static void bnx2x_register_phc(struct bnx2x *bp)
13336 13337 13338 13339 13340 13341 13342 13343 13344 13345 13346
{
	/* Fill the ptp_clock_info struct and register PTP clock*/
	bp->ptp_clock_info.owner = THIS_MODULE;
	snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name);
	bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */
	bp->ptp_clock_info.n_alarm = 0;
	bp->ptp_clock_info.n_ext_ts = 0;
	bp->ptp_clock_info.n_per_out = 0;
	bp->ptp_clock_info.pps = 0;
	bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq;
	bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime;
13347 13348
	bp->ptp_clock_info.gettime64 = bnx2x_ptp_gettime;
	bp->ptp_clock_info.settime64 = bnx2x_ptp_settime;
13349 13350 13351 13352 13353 13354 13355 13356 13357
	bp->ptp_clock_info.enable = bnx2x_ptp_enable;

	bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev);
	if (IS_ERR(bp->ptp_clock)) {
		bp->ptp_clock = NULL;
		BNX2X_ERR("PTP clock registeration failed\n");
	}
}

13358 13359 13360 13361 13362
static int bnx2x_init_one(struct pci_dev *pdev,
				    const struct pci_device_id *ent)
{
	struct net_device *dev = NULL;
	struct bnx2x *bp;
Y
Yuval Mintz 已提交
13363 13364
	enum pcie_link_width pcie_width;
	enum pci_bus_speed pcie_speed;
13365 13366 13367 13368 13369 13370 13371 13372 13373 13374 13375 13376 13377 13378 13379 13380 13381 13382 13383 13384
	int rc, max_non_def_sbs;
	int rx_count, tx_count, rss_count, doorbell_size;
	int max_cos_est;
	bool is_vf;
	int cnic_cnt;

	/* An estimated maximum supported CoS number according to the chip
	 * version.
	 * We will try to roughly estimate the maximum number of CoSes this chip
	 * may support in order to minimize the memory allocated for Tx
	 * netdev_queue's. This number will be accurately calculated during the
	 * initialization of bp->max_cos based on the chip versions AND chip
	 * revision in the bnx2x_init_bp().
	 */
	max_cos_est = set_max_cos_est(ent->driver_data);
	if (max_cos_est < 0)
		return max_cos_est;
	is_vf = set_is_vf(ent->driver_data);
	cnic_cnt = is_vf ? 0 : 1;

A
Ariel Elior 已提交
13385 13386 13387 13388
	max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);

	/* add another SB for VF as it has no default SB */
	max_non_def_sbs += is_vf ? 1 : 0;
13389 13390

	/* Maximum number of RSS queues: one IGU SB goes to CNIC */
A
Ariel Elior 已提交
13391
	rss_count = max_non_def_sbs - cnic_cnt;
13392 13393 13394

	if (rss_count < 1)
		return -EINVAL;
13395 13396

	/* Maximum number of netdev Rx queues: RSS + FCoE L2 */
13397
	rx_count = rss_count + cnic_cnt;
13398

13399
	/* Maximum number of netdev Tx queues:
13400
	 * Maximum TSS queues * Maximum supported number of CoS  + FCoE L2
13401
	 */
13402
	tx_count = rss_count * max_cos_est + cnic_cnt;
D
Dmitry Kravkov 已提交
13403

E
Eliezer Tamir 已提交
13404
	/* dev zeroed in init_etherdev */
13405
	dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
13406
	if (!dev)
E
Eliezer Tamir 已提交
13407 13408 13409 13410
		return -ENOMEM;

	bp = netdev_priv(dev);

13411 13412 13413 13414
	bp->flags = 0;
	if (is_vf)
		bp->flags |= IS_VF_FLAG;

13415
	bp->igu_sb_cnt = max_non_def_sbs;
13416
	bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
13417
	bp->msg_enable = debug;
13418
	bp->cnic_support = cnic_cnt;
13419
	bp->cnic_probe = bnx2x_cnic_probe;
13420

13421
	pci_set_drvdata(pdev, dev);
13422

13423
	rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
E
Eliezer Tamir 已提交
13424 13425 13426 13427 13428
	if (rc < 0) {
		free_netdev(dev);
		return rc;
	}

13429 13430
	BNX2X_DEV_INFO("This is a %s function\n",
		       IS_PF(bp) ? "physical" : "virtual");
13431
	BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
13432
	BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
M
Merav Sicron 已提交
13433
	BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Y
Yuval Mintz 已提交
13434
		       tx_count, rx_count);
M
Merav Sicron 已提交
13435

13436
	rc = bnx2x_init_bp(bp);
13437 13438 13439
	if (rc)
		goto init_one_exit;

13440 13441 13442
	/* Map doorbells here as we need the real value of bp->max_cos which
	 * is initialized in bnx2x_init_bp() to determine the number of
	 * l2 connections.
13443
	 */
13444
	if (IS_VF(bp)) {
D
Dmitry Kravkov 已提交
13445
		bp->doorbells = bnx2x_vf_doorbells(bp);
A
Ariel Elior 已提交
13446 13447 13448
		rc = bnx2x_vf_pci_alloc(bp);
		if (rc)
			goto init_one_exit;
13449 13450 13451 13452 13453 13454 13455 13456 13457 13458
	} else {
		doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
		if (doorbell_size > pci_resource_len(pdev, 2)) {
			dev_err(&bp->pdev->dev,
				"Cannot map doorbells, bar size too small, aborting\n");
			rc = -ENOMEM;
			goto init_one_exit;
		}
		bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
						doorbell_size);
13459
	}
13460 13461 13462 13463 13464 13465 13466
	if (!bp->doorbells) {
		dev_err(&bp->pdev->dev,
			"Cannot map doorbell space, aborting\n");
		rc = -ENOMEM;
		goto init_one_exit;
	}

13467 13468 13469 13470 13471 13472
	if (IS_VF(bp)) {
		rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
		if (rc)
			goto init_one_exit;
	}

13473 13474
	/* Enable SRIOV if capability found in configuration space */
	rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
13475 13476 13477
	if (rc)
		goto init_one_exit;

13478
	/* calc qm_cid_count */
13479
	bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
13480
	BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
13481

13482
	/* disable FCOE L2 queue for E1x*/
13483
	if (CHIP_IS_E1x(bp))
V
Vladislav Zolotarov 已提交
13484 13485
		bp->flags |= NO_FCOE_FLAG;

M
Merav Sicron 已提交
13486 13487 13488
	/* Set bp->num_queues for MSI-X mode*/
	bnx2x_set_num_queues(bp);

L
Lucas De Marchi 已提交
13489
	/* Configure interrupt mode: try to enable MSI-X/MSI if
M
Merav Sicron 已提交
13490
	 * needed.
13491
	 */
13492 13493 13494 13495 13496
	rc = bnx2x_set_int_mode(bp);
	if (rc) {
		dev_err(&pdev->dev, "Cannot set interrupts\n");
		goto init_one_exit;
	}
13497
	BNX2X_DEV_INFO("set interrupts successfully\n");
13498

13499
	/* register the net device */
13500 13501 13502 13503 13504
	rc = register_netdev(dev);
	if (rc) {
		dev_err(&pdev->dev, "Cannot register net device\n");
		goto init_one_exit;
	}
13505
	BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
13506

V
Vladislav Zolotarov 已提交
13507 13508 13509 13510 13511 13512
	if (!NO_FCOE(bp)) {
		/* Add storage MAC address */
		rtnl_lock();
		dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
Y
Yuval Mintz 已提交
13513 13514 13515 13516 13517 13518 13519
	if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
	    pcie_speed == PCI_SPEED_UNKNOWN ||
	    pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
		BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
	else
		BNX2X_DEV_INFO(
		       "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
13520 13521 13522
		       board_info[ent->driver_data].name,
		       (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
		       pcie_width,
Y
Yuval Mintz 已提交
13523 13524 13525
		       pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
		       pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
		       pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
13526 13527
		       "Unknown",
		       dev->base_addr, bp->pdev->irq, dev->dev_addr);
E
Eilon Greenstein 已提交
13528

13529 13530
	bnx2x_register_phc(bp);

E
Eliezer Tamir 已提交
13531
	return 0;
13532 13533

init_one_exit:
13534 13535
	bnx2x_disable_pcie_error_reporting(bp);

13536 13537 13538
	if (bp->regview)
		iounmap(bp->regview);

13539
	if (IS_PF(bp) && bp->doorbells)
13540 13541 13542 13543 13544 13545 13546 13547 13548 13549
		iounmap(bp->doorbells);

	free_netdev(dev);

	if (atomic_read(&pdev->enable_cnt) == 1)
		pci_release_regions(pdev);

	pci_disable_device(pdev);

	return rc;
E
Eliezer Tamir 已提交
13550 13551
}

Y
Yuval Mintz 已提交
13552 13553 13554 13555
static void __bnx2x_remove(struct pci_dev *pdev,
			   struct net_device *dev,
			   struct bnx2x *bp,
			   bool remove_netdev)
E
Eliezer Tamir 已提交
13556
{
13557 13558 13559 13560 13561
	if (bp->ptp_clock) {
		ptp_clock_unregister(bp->ptp_clock);
		bp->ptp_clock = NULL;
	}

V
Vladislav Zolotarov 已提交
13562 13563 13564 13565 13566 13567 13568
	/* Delete storage MAC address */
	if (!NO_FCOE(bp)) {
		rtnl_lock();
		dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}

13569 13570 13571 13572 13573
#ifdef BCM_DCBNL
	/* Delete app tlvs from dcbnl */
	bnx2x_dcbnl_update_applist(bp, true);
#endif

13574 13575 13576 13577 13578
	if (IS_PF(bp) &&
	    !BP_NOMCP(bp) &&
	    (bp->flags & BC_SUPPORTS_RMMOD_CMD))
		bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);

Y
Yuval Mintz 已提交
13579 13580 13581 13582 13583
	/* Close the interface - either directly or implicitly */
	if (remove_netdev) {
		unregister_netdev(dev);
	} else {
		rtnl_lock();
13584
		dev_close(dev);
Y
Yuval Mintz 已提交
13585 13586
		rtnl_unlock();
	}
E
Eliezer Tamir 已提交
13587

13588 13589
	bnx2x_iov_remove_one(bp);

13590
	/* Power on: we can't let PCI layer write to us while we are in D3 */
13591
	if (IS_PF(bp)) {
13592
		bnx2x_set_power_state(bp, PCI_D0);
13593

13594 13595 13596 13597 13598 13599
		/* Set endianity registers to reset values in case next driver
		 * boots in different endianty environment.
		 */
		bnx2x_reset_endianity(bp);
	}

13600 13601
	/* Disable MSI/MSI-X */
	bnx2x_disable_msi(bp);
D
Dmitry Kravkov 已提交
13602

13603
	/* Power off */
13604 13605
	if (IS_PF(bp))
		bnx2x_set_power_state(bp, PCI_D3hot);
13606

13607
	/* Make sure RESET task is not scheduled before continuing */
13608
	cancel_delayed_work_sync(&bp->sp_rtnl_task);
13609

13610 13611 13612
	/* send message via vfpf channel to release the resources of this vf */
	if (IS_VF(bp))
		bnx2x_vfpf_release(bp);
13613

Y
Yuval Mintz 已提交
13614 13615 13616 13617 13618 13619
	/* Assumes no further PCIe PM changes will occur */
	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, bp->wol);
		pci_set_power_state(pdev, PCI_D3hot);
	}

13620
	bnx2x_disable_pcie_error_reporting(bp);
13621 13622 13623
	if (remove_netdev) {
		if (bp->regview)
			iounmap(bp->regview);
13624

13625 13626 13627 13628 13629 13630
		/* For vfs, doorbells are part of the regview and were unmapped
		 * along with it. FW is only loaded by PF.
		 */
		if (IS_PF(bp)) {
			if (bp->doorbells)
				iounmap(bp->doorbells);
13631

13632
			bnx2x_release_firmware(bp);
13633 13634
		} else {
			bnx2x_vf_pci_dealloc(bp);
13635 13636
		}
		bnx2x_free_mem_bp(bp);
13637

Y
Yuval Mintz 已提交
13638
		free_netdev(dev);
13639

13640 13641
		if (atomic_read(&pdev->enable_cnt) == 1)
			pci_release_regions(pdev);
13642

Y
Yuval Mintz 已提交
13643 13644
		pci_disable_device(pdev);
	}
E
Eliezer Tamir 已提交
13645 13646
}

Y
Yuval Mintz 已提交
13647 13648 13649 13650 13651 13652 13653 13654 13655 13656 13657 13658 13659 13660
static void bnx2x_remove_one(struct pci_dev *pdev)
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct bnx2x *bp;

	if (!dev) {
		dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
		return;
	}
	bp = netdev_priv(dev);

	__bnx2x_remove(pdev, dev, bp, true);
}

Y
Yitchak Gertner 已提交
13661 13662
static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
{
Y
Yuval Mintz 已提交
13663
	bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Y
Yitchak Gertner 已提交
13664 13665 13666

	bp->rx_mode = BNX2X_RX_MODE_NONE;

13667 13668 13669
	if (CNIC_LOADED(bp))
		bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);

13670 13671
	/* Stop Tx */
	bnx2x_tx_disable(bp);
13672 13673
	/* Delete all NAPI objects */
	bnx2x_del_all_napi(bp);
13674 13675
	if (CNIC_LOADED(bp))
		bnx2x_del_all_napi_cnic(bp);
Y
Yuval Mintz 已提交
13676
	netdev_reset_tc(bp->dev);
Y
Yitchak Gertner 已提交
13677 13678

	del_timer_sync(&bp->timer);
13679 13680
	cancel_delayed_work_sync(&bp->sp_task);
	cancel_delayed_work_sync(&bp->period_task);
13681

13682
	mutex_lock(&bp->stats_lock);
Y
Yuval Mintz 已提交
13683
	bp->stats_state = STATS_STATE_DISABLED;
13684
	mutex_unlock(&bp->stats_lock);
Y
Yitchak Gertner 已提交
13685

Y
Yuval Mintz 已提交
13686
	bnx2x_save_statistics(bp);
Y
Yitchak Gertner 已提交
13687

13688 13689
	netif_carrier_off(bp->dev);

Y
Yitchak Gertner 已提交
13690 13691 13692
	return 0;
}

W
Wendy Xiong 已提交
13693 13694 13695 13696 13697 13698 13699 13700 13701 13702 13703 13704 13705 13706 13707 13708
/**
 * bnx2x_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
						pci_channel_state_t state)
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct bnx2x *bp = netdev_priv(dev);

	rtnl_lock();

Y
Yuval Mintz 已提交
13709 13710
	BNX2X_ERR("IO error detected\n");

W
Wendy Xiong 已提交
13711 13712
	netif_device_detach(dev);

13713 13714 13715 13716 13717
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
		return PCI_ERS_RESULT_DISCONNECT;
	}

W
Wendy Xiong 已提交
13718
	if (netif_running(dev))
Y
Yitchak Gertner 已提交
13719
		bnx2x_eeh_nic_unload(bp);
W
Wendy Xiong 已提交
13720

Y
Yuval Mintz 已提交
13721 13722
	bnx2x_prev_path_mark_eeh(bp);

W
Wendy Xiong 已提交
13723 13724 13725 13726 13727 13728 13729 13730 13731 13732 13733 13734 13735 13736 13737 13738 13739 13740
	pci_disable_device(pdev);

	rtnl_unlock();

	/* Request a slot reset */
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * bnx2x_io_slot_reset - called after the PCI bus has been reset
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct bnx2x *bp = netdev_priv(dev);
Y
Yuval Mintz 已提交
13741
	int i;
W
Wendy Xiong 已提交
13742 13743

	rtnl_lock();
Y
Yuval Mintz 已提交
13744
	BNX2X_ERR("IO slot reset initializing...\n");
W
Wendy Xiong 已提交
13745 13746 13747 13748 13749 13750 13751 13752 13753
	if (pci_enable_device(pdev)) {
		dev_err(&pdev->dev,
			"Cannot re-enable PCI device after reset\n");
		rtnl_unlock();
		return PCI_ERS_RESULT_DISCONNECT;
	}

	pci_set_master(pdev);
	pci_restore_state(pdev);
13754
	pci_save_state(pdev);
W
Wendy Xiong 已提交
13755 13756 13757 13758

	if (netif_running(dev))
		bnx2x_set_power_state(bp, PCI_D0);

Y
Yuval Mintz 已提交
13759 13760
	if (netif_running(dev)) {
		BNX2X_ERR("IO slot reset --> driver unload\n");
13761 13762 13763 13764

		/* MCP should have been reset; Need to wait for validity */
		bnx2x_init_shmem(bp);

Y
Yuval Mintz 已提交
13765 13766 13767 13768 13769 13770 13771 13772 13773 13774 13775 13776 13777 13778 13779 13780 13781 13782 13783 13784 13785
		if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
			u32 v;

			v = SHMEM2_RD(bp,
				      drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
			SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
				  v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
		}
		bnx2x_drain_tx_queues(bp);
		bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
		bnx2x_netif_stop(bp, 1);
		bnx2x_free_irq(bp);

		/* Report UNLOAD_DONE to MCP */
		bnx2x_send_unload_done(bp, true);

		bp->sp_state = 0;
		bp->port.pmf = 0;

		bnx2x_prev_unload(bp);

13786
		/* We should have reseted the engine, so It's fair to
Y
Yuval Mintz 已提交
13787 13788 13789 13790 13791 13792 13793 13794 13795 13796 13797 13798
		 * assume the FW will no longer write to the bnx2x driver.
		 */
		bnx2x_squeeze_objects(bp);
		bnx2x_free_skbs(bp);
		for_each_rx_queue(bp, i)
			bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
		bnx2x_free_fp_mem(bp);
		bnx2x_free_mem(bp);

		bp->state = BNX2X_STATE_CLOSED;
	}

W
Wendy Xiong 已提交
13799 13800
	rtnl_unlock();

13801 13802 13803 13804 13805 13806 13807 13808
	/* If AER, perform cleanup of the PCIe registers */
	if (bp->flags & AER_ENABLED) {
		if (pci_cleanup_aer_uncorrect_error_status(pdev))
			BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
		else
			DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
	}

W
Wendy Xiong 已提交
13809 13810 13811 13812 13813 13814 13815 13816 13817 13818 13819 13820 13821 13822 13823
	return PCI_ERS_RESULT_RECOVERED;
}

/**
 * bnx2x_io_resume - called when traffic can start flowing again
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void bnx2x_io_resume(struct pci_dev *pdev)
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct bnx2x *bp = netdev_priv(dev);

13824
	if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
M
Merav Sicron 已提交
13825
		netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
13826 13827 13828
		return;
	}

W
Wendy Xiong 已提交
13829 13830
	rtnl_lock();

Y
Yuval Mintz 已提交
13831 13832 13833
	bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
							DRV_MSG_SEQ_NUMBER_MASK;

W
Wendy Xiong 已提交
13834
	if (netif_running(dev))
Y
Yitchak Gertner 已提交
13835
		bnx2x_nic_load(bp, LOAD_NORMAL);
W
Wendy Xiong 已提交
13836 13837 13838 13839 13840 13841

	netif_device_attach(dev);

	rtnl_unlock();
}

13842
static const struct pci_error_handlers bnx2x_err_handler = {
W
Wendy Xiong 已提交
13843
	.error_detected = bnx2x_io_error_detected,
E
Eilon Greenstein 已提交
13844 13845
	.slot_reset     = bnx2x_io_slot_reset,
	.resume         = bnx2x_io_resume,
W
Wendy Xiong 已提交
13846 13847
};

Y
Yuval Mintz 已提交
13848 13849 13850 13851 13852 13853 13854 13855 13856 13857 13858 13859 13860 13861 13862 13863 13864 13865 13866 13867 13868 13869 13870
static void bnx2x_shutdown(struct pci_dev *pdev)
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct bnx2x *bp;

	if (!dev)
		return;

	bp = netdev_priv(dev);
	if (!bp)
		return;

	rtnl_lock();
	netif_device_detach(dev);
	rtnl_unlock();

	/* Don't remove the netdevice, as there are scenarios which will cause
	 * the kernel to hang, e.g., when trying to remove bnx2i while the
	 * rootfs is mounted from SAN.
	 */
	__bnx2x_remove(pdev, dev, bp, false);
}

E
Eliezer Tamir 已提交
13871
static struct pci_driver bnx2x_pci_driver = {
W
Wendy Xiong 已提交
13872 13873 13874
	.name        = DRV_MODULE_NAME,
	.id_table    = bnx2x_pci_tbl,
	.probe       = bnx2x_init_one,
B
Bill Pemberton 已提交
13875
	.remove      = bnx2x_remove_one,
W
Wendy Xiong 已提交
13876 13877 13878
	.suspend     = bnx2x_suspend,
	.resume      = bnx2x_resume,
	.err_handler = &bnx2x_err_handler,
13879 13880 13881
#ifdef CONFIG_BNX2X_SRIOV
	.sriov_configure = bnx2x_sriov_configure,
#endif
Y
Yuval Mintz 已提交
13882
	.shutdown    = bnx2x_shutdown,
E
Eliezer Tamir 已提交
13883 13884 13885 13886
};

static int __init bnx2x_init(void)
{
13887 13888
	int ret;

13889
	pr_info("%s", version);
13890

13891 13892
	bnx2x_wq = create_singlethread_workqueue("bnx2x");
	if (bnx2x_wq == NULL) {
13893
		pr_err("Cannot create workqueue\n");
13894 13895
		return -ENOMEM;
	}
13896 13897 13898 13899 13900 13901
	bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
	if (!bnx2x_iov_wq) {
		pr_err("Cannot create iov workqueue\n");
		destroy_workqueue(bnx2x_wq);
		return -ENOMEM;
	}
13902

13903 13904
	ret = pci_register_driver(&bnx2x_pci_driver);
	if (ret) {
13905
		pr_err("Cannot register driver\n");
13906
		destroy_workqueue(bnx2x_wq);
13907
		destroy_workqueue(bnx2x_iov_wq);
13908 13909
	}
	return ret;
E
Eliezer Tamir 已提交
13910 13911 13912 13913
}

static void __exit bnx2x_cleanup(void)
{
13914
	struct list_head *pos, *q;
13915

E
Eliezer Tamir 已提交
13916
	pci_unregister_driver(&bnx2x_pci_driver);
13917 13918

	destroy_workqueue(bnx2x_wq);
13919
	destroy_workqueue(bnx2x_iov_wq);
13920

13921
	/* Free globally allocated resources */
13922 13923 13924 13925 13926 13927
	list_for_each_safe(pos, q, &bnx2x_prev_list) {
		struct bnx2x_prev_path_list *tmp =
			list_entry(pos, struct bnx2x_prev_path_list, list);
		list_del(pos);
		kfree(tmp);
	}
E
Eliezer Tamir 已提交
13928 13929
}

13930 13931 13932 13933 13934
void bnx2x_notify_link_changed(struct bnx2x *bp)
{
	REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
}

E
Eliezer Tamir 已提交
13935 13936 13937
module_init(bnx2x_init);
module_exit(bnx2x_cleanup);

13938 13939 13940 13941 13942 13943
/**
 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
 *
 * @bp:		driver handle
 * @set:	set or clear the CAM entry
 *
13944
 * This function will wait until the ramrod completion returns.
13945 13946
 * Return 0 if success, -ENODEV if ramrod doesn't return.
 */
E
Eric Dumazet 已提交
13947
static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
13948 13949 13950 13951 13952 13953 13954 13955
{
	unsigned long ramrod_flags = 0;

	__set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
	return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
				 &bp->iscsi_l2_mac_obj, true,
				 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
}
13956 13957 13958 13959 13960

/* count denotes the number of new completions we have seen */
static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
{
	struct eth_spe *spe;
M
Merav Sicron 已提交
13961
	int cxt_index, cxt_offset;
13962 13963 13964 13965 13966 13967 13968

#ifdef BNX2X_STOP_ON_ERROR
	if (unlikely(bp->panic))
		return;
#endif

	spin_lock_bh(&bp->spq_lock);
13969
	BUG_ON(bp->cnic_spq_pending < count);
13970 13971
	bp->cnic_spq_pending -= count;

13972 13973 13974 13975
	for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
		u16 type =  (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
				& SPE_HDR_CONN_TYPE) >>
				SPE_HDR_CONN_TYPE_SHIFT;
13976 13977
		u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
				>> SPE_HDR_CMD_ID_SHIFT) & 0xff;
13978 13979 13980 13981 13982

		/* Set validation for iSCSI L2 client before sending SETUP
		 *  ramrod
		 */
		if (type == ETH_CONNECTION_TYPE) {
M
Merav Sicron 已提交
13983
			if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
13984
				cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
M
Merav Sicron 已提交
13985
					ILT_PAGE_CIDS;
13986
				cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
M
Merav Sicron 已提交
13987 13988 13989 13990
					(cxt_index * ILT_PAGE_CIDS);
				bnx2x_set_ctx_validation(bp,
					&bp->context[cxt_index].
							 vcxt[cxt_offset].eth,
13991
					BNX2X_ISCSI_ETH_CID(bp));
M
Merav Sicron 已提交
13992
			}
13993 13994
		}

13995 13996 13997
		/*
		 * There may be not more than 8 L2, not more than 8 L5 SPEs
		 * and in the air. We also check that number of outstanding
13998 13999
		 * COMMON ramrods is not more than the EQ and SPQ can
		 * accommodate.
14000
		 */
14001 14002 14003 14004 14005 14006 14007
		if (type == ETH_CONNECTION_TYPE) {
			if (!atomic_read(&bp->cq_spq_left))
				break;
			else
				atomic_dec(&bp->cq_spq_left);
		} else if (type == NONE_CONNECTION_TYPE) {
			if (!atomic_read(&bp->eq_spq_left))
14008 14009
				break;
			else
14010
				atomic_dec(&bp->eq_spq_left);
V
Vladislav Zolotarov 已提交
14011 14012
		} else if ((type == ISCSI_CONNECTION_TYPE) ||
			   (type == FCOE_CONNECTION_TYPE)) {
14013 14014 14015 14016 14017 14018 14019 14020
			if (bp->cnic_spq_pending >=
			    bp->cnic_eth_dev.max_kwqe_pending)
				break;
			else
				bp->cnic_spq_pending++;
		} else {
			BNX2X_ERR("Unknown SPE type: %d\n", type);
			bnx2x_panic();
14021
			break;
14022
		}
14023 14024 14025 14026

		spe = bnx2x_sp_get_next(bp);
		*spe = *bp->cnic_kwq_cons;

M
Merav Sicron 已提交
14027
		DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
14028 14029 14030 14031 14032 14033 14034 14035 14036 14037 14038 14039 14040 14041 14042 14043 14044 14045
		   bp->cnic_spq_pending, bp->cnic_kwq_pending, count);

		if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
			bp->cnic_kwq_cons = bp->cnic_kwq;
		else
			bp->cnic_kwq_cons++;
	}
	bnx2x_sp_prod_update(bp);
	spin_unlock_bh(&bp->spq_lock);
}

static int bnx2x_cnic_sp_queue(struct net_device *dev,
			       struct kwqe_16 *kwqes[], u32 count)
{
	struct bnx2x *bp = netdev_priv(dev);
	int i;

#ifdef BNX2X_STOP_ON_ERROR
M
Merav Sicron 已提交
14046 14047
	if (unlikely(bp->panic)) {
		BNX2X_ERR("Can't post to SP queue while panic\n");
14048
		return -EIO;
M
Merav Sicron 已提交
14049
	}
14050 14051
#endif

A
Ariel Elior 已提交
14052 14053
	if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
	    (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
M
Merav Sicron 已提交
14054
		BNX2X_ERR("Handling parity error recovery. Try again later\n");
A
Ariel Elior 已提交
14055 14056 14057
		return -EAGAIN;
	}

14058 14059 14060 14061 14062 14063 14064 14065 14066 14067 14068 14069
	spin_lock_bh(&bp->spq_lock);

	for (i = 0; i < count; i++) {
		struct eth_spe *spe = (struct eth_spe *)kwqes[i];

		if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
			break;

		*bp->cnic_kwq_prod = *spe;

		bp->cnic_kwq_pending++;

M
Merav Sicron 已提交
14070
		DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
14071
		   spe->hdr.conn_and_cmd_data, spe->hdr.type,
14072 14073
		   spe->data.update_data_addr.hi,
		   spe->data.update_data_addr.lo,
14074 14075 14076 14077 14078 14079 14080 14081 14082 14083 14084 14085 14086 14087 14088 14089 14090 14091 14092 14093 14094 14095
		   bp->cnic_kwq_pending);

		if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
			bp->cnic_kwq_prod = bp->cnic_kwq;
		else
			bp->cnic_kwq_prod++;
	}

	spin_unlock_bh(&bp->spq_lock);

	if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
		bnx2x_cnic_sp_post(bp, 0);

	return i;
}

static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
{
	struct cnic_ops *c_ops;
	int rc = 0;

	mutex_lock(&bp->cnic_mutex);
14096 14097
	c_ops = rcu_dereference_protected(bp->cnic_ops,
					  lockdep_is_held(&bp->cnic_mutex));
14098 14099 14100 14101 14102 14103 14104 14105 14106 14107 14108 14109 14110 14111 14112 14113 14114 14115 14116 14117 14118 14119 14120 14121
	if (c_ops)
		rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
	mutex_unlock(&bp->cnic_mutex);

	return rc;
}

static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
{
	struct cnic_ops *c_ops;
	int rc = 0;

	rcu_read_lock();
	c_ops = rcu_dereference(bp->cnic_ops);
	if (c_ops)
		rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
	rcu_read_unlock();

	return rc;
}

/*
 * for commands that have no data
 */
D
Dmitry Kravkov 已提交
14122
int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
14123 14124 14125 14126 14127 14128 14129 14130
{
	struct cnic_ctl_info ctl = {0};

	ctl.cmd = cmd;

	return bnx2x_cnic_ctl_send(bp, &ctl);
}

14131
static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
14132
{
14133
	struct cnic_ctl_info ctl = {0};
14134 14135 14136 14137

	/* first we tell CNIC and only then we count this as a completion */
	ctl.cmd = CNIC_CTL_COMPLETION_CMD;
	ctl.data.comp.cid = cid;
14138
	ctl.data.comp.error = err;
14139 14140

	bnx2x_cnic_ctl_send_bh(bp, &ctl);
14141
	bnx2x_cnic_sp_post(bp, 0);
14142 14143
}

14144 14145 14146 14147 14148 14149 14150 14151 14152 14153 14154 14155 14156 14157 14158 14159 14160 14161 14162 14163 14164 14165 14166 14167 14168 14169 14170 14171 14172 14173 14174 14175 14176 14177 14178 14179 14180 14181 14182 14183
/* Called with netif_addr_lock_bh() taken.
 * Sets an rx_mode config for an iSCSI ETH client.
 * Doesn't block.
 * Completion should be checked outside.
 */
static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
{
	unsigned long accept_flags = 0, ramrod_flags = 0;
	u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
	int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;

	if (start) {
		/* Start accepting on iSCSI L2 ring. Accept all multicasts
		 * because it's the only way for UIO Queue to accept
		 * multicasts (in non-promiscuous mode only one Queue per
		 * function will receive multicast packets (leading in our
		 * case).
		 */
		__set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
		__set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
		__set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
		__set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);

		/* Clear STOP_PENDING bit if START is requested */
		clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);

		sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
	} else
		/* Clear START_PENDING bit if STOP is requested */
		clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);

	if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
		set_bit(sched_state, &bp->sp_state);
	else {
		__set_bit(RAMROD_RX, &ramrod_flags);
		bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
				    ramrod_flags);
	}
}

14184 14185 14186 14187 14188 14189 14190 14191 14192 14193 14194 14195 14196 14197
static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
{
	struct bnx2x *bp = netdev_priv(dev);
	int rc = 0;

	switch (ctl->cmd) {
	case DRV_CTL_CTXTBL_WR_CMD: {
		u32 index = ctl->data.io.offset;
		dma_addr_t addr = ctl->data.io.dma_addr;

		bnx2x_ilt_wr(bp, index, addr);
		break;
	}

14198 14199
	case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
		int count = ctl->data.credit.credit_count;
14200 14201 14202 14203 14204 14205 14206

		bnx2x_cnic_sp_post(bp, count);
		break;
	}

	/* rtnl_lock is held.  */
	case DRV_CTL_START_L2_CMD: {
14207 14208 14209 14210 14211 14212 14213 14214 14215 14216 14217 14218
		struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
		unsigned long sp_bits = 0;

		/* Configure the iSCSI classification object */
		bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
				   cp->iscsi_l2_client_id,
				   cp->iscsi_l2_cid, BP_FUNC(bp),
				   bnx2x_sp(bp, mac_rdata),
				   bnx2x_sp_mapping(bp, mac_rdata),
				   BNX2X_FILTER_MAC_PENDING,
				   &bp->sp_state, BNX2X_OBJ_TYPE_RX,
				   &bp->macs_pool);
V
Vladislav Zolotarov 已提交
14219

14220
		/* Set iSCSI MAC address */
14221 14222 14223
		rc = bnx2x_set_iscsi_eth_mac_addr(bp);
		if (rc)
			break;
14224 14225 14226 14227

		mmiowb();
		barrier();

14228 14229 14230 14231 14232 14233 14234 14235 14236 14237 14238 14239
		/* Start accepting on iSCSI L2 ring */

		netif_addr_lock_bh(dev);
		bnx2x_set_iscsi_eth_rx_mode(bp, true);
		netif_addr_unlock_bh(dev);

		/* bits to wait on */
		__set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
		__set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);

		if (!bnx2x_wait_sp_comp(bp, sp_bits))
			BNX2X_ERR("rx_mode completion timed out!\n");
14240

14241 14242 14243 14244 14245
		break;
	}

	/* rtnl_lock is held.  */
	case DRV_CTL_STOP_L2_CMD: {
14246
		unsigned long sp_bits = 0;
14247

14248
		/* Stop accepting on iSCSI L2 ring */
14249 14250 14251 14252 14253 14254 14255 14256 14257 14258
		netif_addr_lock_bh(dev);
		bnx2x_set_iscsi_eth_rx_mode(bp, false);
		netif_addr_unlock_bh(dev);

		/* bits to wait on */
		__set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
		__set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);

		if (!bnx2x_wait_sp_comp(bp, sp_bits))
			BNX2X_ERR("rx_mode completion timed out!\n");
14259 14260 14261 14262 14263

		mmiowb();
		barrier();

		/* Unset iSCSI L2 MAC */
14264 14265
		rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
					BNX2X_ISCSI_ETH_MAC, true);
14266 14267
		break;
	}
14268 14269 14270
	case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
		int count = ctl->data.credit.credit_count;

14271
		smp_mb__before_atomic();
14272
		atomic_add(count, &bp->cq_spq_left);
14273
		smp_mb__after_atomic();
14274 14275
		break;
	}
14276
	case DRV_CTL_ULP_REGISTER_CMD: {
14277
		int ulp_type = ctl->data.register_data.ulp_type;
14278 14279 14280

		if (CHIP_IS_E3(bp)) {
			int idx = BP_FW_MB_IDX(bp);
14281 14282 14283 14284 14285 14286
			u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
			int path = BP_PATH(bp);
			int port = BP_PORT(bp);
			int i;
			u32 scratch_offset;
			u32 *host_addr;
14287

14288
			/* first write capability to shmem2 */
14289 14290 14291 14292 14293
			if (ulp_type == CNIC_ULP_ISCSI)
				cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
			else if (ulp_type == CNIC_ULP_FCOE)
				cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
			SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
14294 14295 14296 14297 14298 14299 14300 14301 14302 14303 14304 14305 14306 14307 14308 14309 14310 14311

			if ((ulp_type != CNIC_ULP_FCOE) ||
			    (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
			    (!(bp->flags &  BC_SUPPORTS_FCOE_FEATURES)))
				break;

			/* if reached here - should write fcoe capabilities */
			scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
			if (!scratch_offset)
				break;
			scratch_offset += offsetof(struct glob_ncsi_oem_data,
						   fcoe_features[path][port]);
			host_addr = (u32 *) &(ctl->data.register_data.
					      fcoe_features);
			for (i = 0; i < sizeof(struct fcoe_capabilities);
			     i += 4)
				REG_WR(bp, scratch_offset + i,
				       *(host_addr + i/4));
14312
		}
14313
		bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14314 14315
		break;
	}
14316

14317 14318 14319 14320 14321 14322 14323 14324 14325 14326 14327 14328 14329 14330
	case DRV_CTL_ULP_UNREGISTER_CMD: {
		int ulp_type = ctl->data.ulp_type;

		if (CHIP_IS_E3(bp)) {
			int idx = BP_FW_MB_IDX(bp);
			u32 cap;

			cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
			if (ulp_type == CNIC_ULP_ISCSI)
				cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
			else if (ulp_type == CNIC_ULP_FCOE)
				cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
			SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
		}
14331
		bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14332 14333
		break;
	}
14334 14335 14336 14337 14338 14339 14340 14341 14342

	default:
		BNX2X_ERR("unknown command %x\n", ctl->cmd);
		rc = -EINVAL;
	}

	return rc;
}

D
Dmitry Kravkov 已提交
14343
void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
14344 14345 14346 14347 14348 14349 14350 14351 14352 14353 14354
{
	struct cnic_eth_dev *cp = &bp->cnic_eth_dev;

	if (bp->flags & USING_MSIX_FLAG) {
		cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
		cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
		cp->irq_arr[0].vector = bp->msix_table[1].vector;
	} else {
		cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
		cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
	}
14355
	if (!CHIP_IS_E1x(bp))
D
Dmitry Kravkov 已提交
14356 14357 14358 14359
		cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
	else
		cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;

14360 14361
	cp->irq_arr[0].status_blk_num =  bnx2x_cnic_fw_sb_id(bp);
	cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
14362 14363
	cp->irq_arr[1].status_blk = bp->def_status_blk;
	cp->irq_arr[1].status_blk_num = DEF_SB_ID;
14364
	cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
14365 14366 14367 14368

	cp->num_irq = 2;
}

14369 14370 14371 14372 14373 14374 14375 14376 14377 14378
void bnx2x_setup_cnic_info(struct bnx2x *bp)
{
	struct cnic_eth_dev *cp = &bp->cnic_eth_dev;

	cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
			     bnx2x_cid_ilt_lines(bp);
	cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
	cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
	cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);

14379 14380 14381 14382
	DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
	   BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
	   cp->iscsi_l2_cid);

14383 14384 14385 14386
	if (NO_ISCSI_OOO(bp))
		cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
}

14387 14388 14389 14390 14391
static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
			       void *data)
{
	struct bnx2x *bp = netdev_priv(dev);
	struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14392 14393 14394
	int rc;

	DP(NETIF_MSG_IFUP, "Register_cnic called\n");
14395

M
Merav Sicron 已提交
14396 14397
	if (ops == NULL) {
		BNX2X_ERR("NULL ops received\n");
14398
		return -EINVAL;
M
Merav Sicron 已提交
14399
	}
14400

14401 14402 14403 14404 14405 14406 14407 14408 14409 14410 14411 14412 14413 14414 14415
	if (!CNIC_SUPPORT(bp)) {
		BNX2X_ERR("Can't register CNIC when not supported\n");
		return -EOPNOTSUPP;
	}

	if (!CNIC_LOADED(bp)) {
		rc = bnx2x_load_cnic(bp);
		if (rc) {
			BNX2X_ERR("CNIC-related load failed\n");
			return rc;
		}
	}

	bp->cnic_enabled = true;

14416 14417 14418 14419 14420 14421 14422 14423 14424 14425 14426 14427 14428 14429
	bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
	if (!bp->cnic_kwq)
		return -ENOMEM;

	bp->cnic_kwq_cons = bp->cnic_kwq;
	bp->cnic_kwq_prod = bp->cnic_kwq;
	bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;

	bp->cnic_spq_pending = 0;
	bp->cnic_kwq_pending = 0;

	bp->cnic_data = data;

	cp->num_irq = 0;
14430
	cp->drv_state |= CNIC_DRV_STATE_REGD;
14431
	cp->iro_arr = bp->iro_arr;
14432 14433

	bnx2x_setup_cnic_irq_info(bp);
14434

14435 14436
	rcu_assign_pointer(bp->cnic_ops, ops);

14437 14438 14439
	/* Schedule driver to read CNIC driver versions */
	bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);

14440 14441 14442 14443 14444 14445 14446 14447 14448 14449
	return 0;
}

static int bnx2x_unregister_cnic(struct net_device *dev)
{
	struct bnx2x *bp = netdev_priv(dev);
	struct cnic_eth_dev *cp = &bp->cnic_eth_dev;

	mutex_lock(&bp->cnic_mutex);
	cp->drv_state = 0;
14450
	RCU_INIT_POINTER(bp->cnic_ops, NULL);
14451 14452
	mutex_unlock(&bp->cnic_mutex);
	synchronize_rcu();
14453
	bp->cnic_enabled = false;
14454 14455 14456 14457 14458 14459
	kfree(bp->cnic_kwq);
	bp->cnic_kwq = NULL;

	return 0;
}

14460
static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
14461 14462 14463 14464
{
	struct bnx2x *bp = netdev_priv(dev);
	struct cnic_eth_dev *cp = &bp->cnic_eth_dev;

14465 14466 14467 14468 14469 14470 14471
	/* If both iSCSI and FCoE are disabled - return NULL in
	 * order to indicate CNIC that it should not try to work
	 * with this device.
	 */
	if (NO_ISCSI(bp) && NO_FCOE(bp))
		return NULL;

14472 14473 14474 14475 14476 14477
	cp->drv_owner = THIS_MODULE;
	cp->chip_id = CHIP_ID(bp);
	cp->pdev = bp->pdev;
	cp->io_base = bp->regview;
	cp->io_base2 = bp->doorbells;
	cp->max_kwqe_pending = 8;
14478
	cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
14479 14480
	cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
			     bnx2x_cid_ilt_lines(bp);
14481
	cp->ctx_tbl_len = CNIC_ILT_LINES;
14482
	cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
14483 14484 14485 14486
	cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
	cp->drv_ctl = bnx2x_drv_ctl;
	cp->drv_register_cnic = bnx2x_register_cnic;
	cp->drv_unregister_cnic = bnx2x_unregister_cnic;
14487
	cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
14488 14489
	cp->iscsi_l2_client_id =
		bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
14490
	cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
14491

14492 14493 14494 14495 14496 14497 14498 14499 14500
	if (NO_ISCSI_OOO(bp))
		cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;

	if (NO_ISCSI(bp))
		cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;

	if (NO_FCOE(bp))
		cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;

M
Merav Sicron 已提交
14501 14502
	BNX2X_DEV_INFO(
		"page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
14503 14504 14505 14506
	   cp->ctx_blk_size,
	   cp->ctx_tbl_offset,
	   cp->ctx_tbl_len,
	   cp->starting_cid);
14507 14508 14509
	return cp;
}

14510
static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
14511
{
A
Ariel Elior 已提交
14512 14513
	struct bnx2x *bp = fp->bp;
	u32 offset = BAR_USTRORM_INTMEM;
14514

A
Ariel Elior 已提交
14515 14516 14517 14518 14519 14520
	if (IS_VF(bp))
		return bnx2x_vf_ustorm_prods_offset(bp, fp);
	else if (!CHIP_IS_E1x(bp))
		offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
	else
		offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
14521

A
Ariel Elior 已提交
14522
	return offset;
14523
}
14524

A
Ariel Elior 已提交
14525 14526 14527 14528 14529 14530
/* called only on E1H or E2.
 * When pretending to be PF, the pretend value is the function number 0...7
 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
 * combination
 */
int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14531
{
A
Ariel Elior 已提交
14532
	u32 pretend_reg;
14533

14534
	if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
A
Ariel Elior 已提交
14535
		return -1;
14536

A
Ariel Elior 已提交
14537 14538 14539 14540
	/* get my own pretend register */
	pretend_reg = bnx2x_get_pretend_reg(bp);
	REG_WR(bp, pretend_reg, pretend_func_val);
	REG_RD(bp, pretend_reg);
14541 14542
	return 0;
}
14543 14544 14545 14546 14547 14548 14549 14550 14551 14552 14553 14554 14555 14556 14557 14558 14559 14560 14561 14562 14563 14564 14565 14566 14567 14568 14569 14570 14571 14572 14573 14574 14575 14576 14577 14578 14579 14580 14581 14582 14583 14584 14585 14586 14587 14588 14589 14590 14591 14592 14593 14594 14595 14596 14597 14598 14599 14600 14601 14602 14603 14604 14605 14606 14607 14608 14609 14610 14611 14612 14613 14614 14615 14616 14617 14618 14619 14620 14621 14622 14623 14624 14625 14626

static void bnx2x_ptp_task(struct work_struct *work)
{
	struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task);
	int port = BP_PORT(bp);
	u32 val_seq;
	u64 timestamp, ns;
	struct skb_shared_hwtstamps shhwtstamps;

	/* Read Tx timestamp registers */
	val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
			 NIG_REG_P0_TLLH_PTP_BUF_SEQID);
	if (val_seq & 0x10000) {
		/* There is a valid timestamp value */
		timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB :
				   NIG_REG_P0_TLLH_PTP_BUF_TS_MSB);
		timestamp <<= 32;
		timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB :
				    NIG_REG_P0_TLLH_PTP_BUF_TS_LSB);
		/* Reset timestamp register to allow new timestamp */
		REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
		       NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
		ns = timecounter_cyc2time(&bp->timecounter, timestamp);

		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
		shhwtstamps.hwtstamp = ns_to_ktime(ns);
		skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps);
		dev_kfree_skb_any(bp->ptp_tx_skb);
		bp->ptp_tx_skb = NULL;

		DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n",
		   timestamp, ns);
	} else {
		DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n");
		/* Reschedule to keep checking for a valid timestamp value */
		schedule_work(&bp->ptp_task);
	}
}

void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb)
{
	int port = BP_PORT(bp);
	u64 timestamp, ns;

	timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB :
			    NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB);
	timestamp <<= 32;
	timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB :
			    NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB);

	/* Reset timestamp register to allow new timestamp */
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
	       NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);

	ns = timecounter_cyc2time(&bp->timecounter, timestamp);

	skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);

	DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n",
	   timestamp, ns);
}

/* Read the PHC */
static cycle_t bnx2x_cyclecounter_read(const struct cyclecounter *cc)
{
	struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter);
	int port = BP_PORT(bp);
	u32 wb_data[2];
	u64 phc_cycles;

	REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 :
		    NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2);
	phc_cycles = wb_data[1];
	phc_cycles = (phc_cycles << 32) + wb_data[0];

	DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles);

	return phc_cycles;
}

static void bnx2x_init_cyclecounter(struct bnx2x *bp)
{
	memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter));
	bp->cyclecounter.read = bnx2x_cyclecounter_read;
14627
	bp->cyclecounter.mask = CYCLECOUNTER_MASK(64);
14628 14629 14630 14631 14632 14633 14634 14635 14636 14637 14638 14639 14640 14641 14642 14643 14644 14645 14646 14647 14648 14649 14650 14651
	bp->cyclecounter.shift = 1;
	bp->cyclecounter.mult = 1;
}

static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp)
{
	struct bnx2x_func_state_params func_params = {NULL};
	struct bnx2x_func_set_timesync_params *set_timesync_params =
		&func_params.params.set_timesync;

	/* Prepare parameters for function state transitions */
	__set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
	__set_bit(RAMROD_RETRY, &func_params.ramrod_flags);

	func_params.f_obj = &bp->func_obj;
	func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;

	/* Function parameters */
	set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET;
	set_timesync_params->offset_cmd = TS_OFFSET_KEEP;

	return bnx2x_func_state_change(bp, &func_params);
}

L
Lad, Prabhakar 已提交
14652
static int bnx2x_enable_ptp_packets(struct bnx2x *bp)
14653 14654 14655 14656 14657 14658 14659 14660 14661 14662 14663 14664 14665 14666 14667 14668 14669 14670 14671 14672 14673 14674 14675 14676 14677 14678 14679 14680 14681 14682 14683 14684 14685 14686 14687 14688 14689 14690 14691 14692 14693 14694 14695 14696 14697 14698 14699 14700 14701 14702 14703 14704 14705 14706 14707 14708 14709 14710 14711 14712 14713 14714 14715 14716 14717 14718 14719 14720 14721 14722 14723 14724 14725 14726 14727 14728 14729 14730 14731 14732 14733 14734 14735 14736 14737 14738 14739 14740 14741 14742 14743 14744 14745 14746 14747 14748 14749 14750 14751 14752 14753 14754 14755 14756 14757 14758 14759 14760 14761 14762 14763 14764 14765 14766 14767 14768 14769 14770 14771 14772 14773 14774 14775 14776 14777 14778 14779 14780 14781 14782 14783 14784 14785 14786 14787 14788 14789 14790 14791 14792 14793 14794 14795 14796 14797 14798
{
	struct bnx2x_queue_state_params q_params;
	int rc, i;

	/* send queue update ramrod to enable PTP packets */
	memset(&q_params, 0, sizeof(q_params));
	__set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
	q_params.cmd = BNX2X_Q_CMD_UPDATE;
	__set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG,
		  &q_params.params.update.update_flags);
	__set_bit(BNX2X_Q_UPDATE_PTP_PKTS,
		  &q_params.params.update.update_flags);

	/* send the ramrod on all the queues of the PF */
	for_each_eth_queue(bp, i) {
		struct bnx2x_fastpath *fp = &bp->fp[i];

		/* Set the appropriate Queue object */
		q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;

		/* Update the Queue state */
		rc = bnx2x_queue_state_change(bp, &q_params);
		if (rc) {
			BNX2X_ERR("Failed to enable PTP packets\n");
			return rc;
		}
	}

	return 0;
}

int bnx2x_configure_ptp_filters(struct bnx2x *bp)
{
	int port = BP_PORT(bp);
	int rc;

	if (!bp->hwtstamp_ioctl_called)
		return 0;

	switch (bp->tx_type) {
	case HWTSTAMP_TX_ON:
		bp->flags |= TX_TIMESTAMPING_EN;
		REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
		       NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA);
		REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
		       NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE);
		break;
	case HWTSTAMP_TX_ONESTEP_SYNC:
		BNX2X_ERR("One-step timestamping is not supported\n");
		return -ERANGE;
	}

	switch (bp->rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
		bp->rx_filter = HWTSTAMP_FILTER_NONE;
		break;
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
		bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
		/* Initialize PTP detection for UDP/IPv4 events */
		REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
		       NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE);
		REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
		       NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE);
		break;
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
		bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
		/* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */
		REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
		       NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA);
		REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
		       NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE);
		break;
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
		bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
		/* Initialize PTP detection L2 events */
		REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
		       NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF);
		REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
		       NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF);

		break;
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
		bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
		/* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */
		REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
		       NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA);
		REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
		       NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE);
		break;
	}

	/* Indicate to FW that this PF expects recorded PTP packets */
	rc = bnx2x_enable_ptp_packets(bp);
	if (rc)
		return rc;

	/* Enable sending PTP packets to host */
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
	       NIG_REG_P0_LLH_PTP_TO_HOST, 0x1);

	return 0;
}

static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int rc;

	DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n");

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n",
	   config.tx_type, config.rx_filter);

	if (config.flags) {
		BNX2X_ERR("config.flags is reserved for future use\n");
		return -EINVAL;
	}

	bp->hwtstamp_ioctl_called = 1;
	bp->tx_type = config.tx_type;
	bp->rx_filter = config.rx_filter;

	rc = bnx2x_configure_ptp_filters(bp);
	if (rc)
		return rc;

	config.rx_filter = bp->rx_filter;

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

J
Jiri Benc 已提交
14799
/* Configures HW for PTP */
14800 14801 14802 14803 14804 14805 14806 14807 14808 14809 14810 14811 14812 14813 14814 14815 14816 14817 14818 14819 14820 14821 14822 14823 14824 14825 14826 14827 14828 14829 14830 14831 14832 14833 14834 14835 14836 14837 14838 14839 14840 14841 14842 14843 14844 14845 14846 14847 14848 14849 14850 14851 14852 14853 14854 14855 14856 14857 14858 14859 14860 14861 14862 14863 14864 14865 14866 14867 14868 14869 14870 14871
static int bnx2x_configure_ptp(struct bnx2x *bp)
{
	int rc, port = BP_PORT(bp);
	u32 wb_data[2];

	/* Reset PTP event detection rules - will be configured in the IOCTL */
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
	       NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
	       NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
	REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
	       NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
	REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
	       NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);

	/* Disable PTP packets to host - will be configured in the IOCTL*/
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
	       NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);

	/* Enable the PTP feature */
	REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
	       NIG_REG_P0_PTP_EN, 0x3F);

	/* Enable the free-running counter */
	wb_data[0] = 0;
	wb_data[1] = 0;
	REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2);

	/* Reset drift register (offset register is not reset) */
	rc = bnx2x_send_reset_timesync_ramrod(bp);
	if (rc) {
		BNX2X_ERR("Failed to reset PHC drift register\n");
		return -EFAULT;
	}

	/* Reset possibly old timestamps */
	REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
	       NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
	REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
	       NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);

	return 0;
}

/* Called during load, to initialize PTP-related stuff */
void bnx2x_init_ptp(struct bnx2x *bp)
{
	int rc;

	/* Configure PTP in HW */
	rc = bnx2x_configure_ptp(bp);
	if (rc) {
		BNX2X_ERR("Stopping PTP initialization\n");
		return;
	}

	/* Init work queue for Tx timestamping */
	INIT_WORK(&bp->ptp_task, bnx2x_ptp_task);

	/* Init cyclecounter and timecounter. This is done only in the first
	 * load. If done in every load, PTP application will fail when doing
	 * unload / load (e.g. MTU change) while it is running.
	 */
	if (!bp->timecounter_init_done) {
		bnx2x_init_cyclecounter(bp);
		timecounter_init(&bp->timecounter, &bp->cyclecounter,
				 ktime_to_ns(ktime_get_real()));
		bp->timecounter_init_done = 1;
	}

	DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n");
}