i915_drv.c 24.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include "drm_crtc_helper.h"
J
Jesse Barnes 已提交
39

40
static int i915_modeset __read_mostly = -1;
J
Jesse Barnes 已提交
41
module_param_named(modeset, i915_modeset, int, 0400);
42 43 44
MODULE_PARM_DESC(modeset,
		"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
		"1=on, -1=force vga console preference [default])");
J
Jesse Barnes 已提交
45

46
unsigned int i915_fbpercrtc __always_unused = 0;
J
Jesse Barnes 已提交
47
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
48

49
int i915_panel_ignore_lid __read_mostly = 0;
50
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
51 52 53
MODULE_PARM_DESC(panel_ignore_lid,
		"Override lid status (0=autodetect [default], 1=lid open, "
		"-1=lid closed)");
54

55
unsigned int i915_powersave __read_mostly = 1;
56
module_param_named(powersave, i915_powersave, int, 0600);
57 58
MODULE_PARM_DESC(powersave,
		"Enable powersavings, fbc, downclocking, etc. (default: true)");
59

60
unsigned int i915_semaphores __read_mostly = 0;
61
module_param_named(semaphores, i915_semaphores, int, 0600);
62 63
MODULE_PARM_DESC(semaphores,
		"Use semaphores for inter-ring sync (default: false)");
64

65
unsigned int i915_enable_rc6 __read_mostly = 0;
C
Chris Wilson 已提交
66
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
67 68
MODULE_PARM_DESC(i915_enable_rc6,
		"Enable power-saving render C-state 6 (default: true)");
C
Chris Wilson 已提交
69

70
unsigned int i915_enable_fbc __read_mostly = 1;
71
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
72 73 74
MODULE_PARM_DESC(i915_enable_fbc,
		"Enable frame buffer compression for power savings "
		"(default: false)");
75

76
unsigned int i915_lvds_downclock __read_mostly = 0;
77
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
78 79 80
MODULE_PARM_DESC(lvds_downclock,
		"Use panel (LVDS/eDP) downclocking for power savings "
		"(default: false)");
81

82
unsigned int i915_panel_use_ssc __read_mostly = 1;
83
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
84 85 86
MODULE_PARM_DESC(lvds_use_ssc,
		"Use Spread Spectrum Clock with panels [LVDS/eDP] "
		"(default: true)");
87

88
int i915_vbt_sdvo_panel_type __read_mostly = -1;
89
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
90 91 92
MODULE_PARM_DESC(vbt_sdvo_panel_type,
		"Override selection of SDVO panel mode in the VBT "
		"(default: auto)");
93

94
static bool i915_try_reset __read_mostly = true;
C
Chris Wilson 已提交
95
module_param_named(reset, i915_try_reset, bool, 0600);
96
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
C
Chris Wilson 已提交
97

98
bool i915_enable_hangcheck __read_mostly = true;
99
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
100 101 102 103
MODULE_PARM_DESC(enable_hangcheck,
		"Periodically check GPU activity for detecting hangs. "
		"WARNING: Disabling this can cause system wide hangs. "
		"(default: true)");
104

105
static struct drm_driver driver;
106
extern int intel_agp_enabled;
107

108
#define INTEL_VGA_DEVICE(id, info) {		\
109
	.class = PCI_CLASS_DISPLAY_VGA << 8,	\
110
	.class_mask = 0xff0000,			\
111 112 113 114
	.vendor = 0x8086,			\
	.device = id,				\
	.subvendor = PCI_ANY_ID,		\
	.subdevice = PCI_ANY_ID,		\
115 116
	.driver_data = (unsigned long) info }

117
static const struct intel_device_info intel_i830_info = {
118
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
119
	.has_overlay = 1, .overlay_needs_physical = 1,
120 121
};

122
static const struct intel_device_info intel_845g_info = {
123
	.gen = 2,
124
	.has_overlay = 1, .overlay_needs_physical = 1,
125 126
};

127
static const struct intel_device_info intel_i85x_info = {
128
	.gen = 2, .is_i85x = 1, .is_mobile = 1,
129
	.cursor_needs_physical = 1,
130
	.has_overlay = 1, .overlay_needs_physical = 1,
131 132
};

133
static const struct intel_device_info intel_i865g_info = {
134
	.gen = 2,
135
	.has_overlay = 1, .overlay_needs_physical = 1,
136 137
};

138
static const struct intel_device_info intel_i915g_info = {
139
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
140
	.has_overlay = 1, .overlay_needs_physical = 1,
141
};
142
static const struct intel_device_info intel_i915gm_info = {
143
	.gen = 3, .is_mobile = 1,
144
	.cursor_needs_physical = 1,
145
	.has_overlay = 1, .overlay_needs_physical = 1,
146
	.supports_tv = 1,
147
};
148
static const struct intel_device_info intel_i945g_info = {
149
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
150
	.has_overlay = 1, .overlay_needs_physical = 1,
151
};
152
static const struct intel_device_info intel_i945gm_info = {
153
	.gen = 3, .is_i945gm = 1, .is_mobile = 1,
154
	.has_hotplug = 1, .cursor_needs_physical = 1,
155
	.has_overlay = 1, .overlay_needs_physical = 1,
156
	.supports_tv = 1,
157 158
};

159
static const struct intel_device_info intel_i965g_info = {
160
	.gen = 4, .is_broadwater = 1,
161
	.has_hotplug = 1,
162
	.has_overlay = 1,
163 164
};

165
static const struct intel_device_info intel_i965gm_info = {
166
	.gen = 4, .is_crestline = 1,
167
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
168
	.has_overlay = 1,
169
	.supports_tv = 1,
170 171
};

172
static const struct intel_device_info intel_g33_info = {
173
	.gen = 3, .is_g33 = 1,
174
	.need_gfx_hws = 1, .has_hotplug = 1,
175
	.has_overlay = 1,
176 177
};

178
static const struct intel_device_info intel_g45_info = {
179
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
180
	.has_pipe_cxsr = 1, .has_hotplug = 1,
181
	.has_bsd_ring = 1,
182 183
};

184
static const struct intel_device_info intel_gm45_info = {
185
	.gen = 4, .is_g4x = 1,
186
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
187
	.has_pipe_cxsr = 1, .has_hotplug = 1,
188
	.supports_tv = 1,
189
	.has_bsd_ring = 1,
190 191
};

192
static const struct intel_device_info intel_pineview_info = {
193
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
194
	.need_gfx_hws = 1, .has_hotplug = 1,
195
	.has_overlay = 1,
196 197
};

198
static const struct intel_device_info intel_ironlake_d_info = {
199
	.gen = 5,
200
	.need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
201
	.has_bsd_ring = 1,
202 203
};

204
static const struct intel_device_info intel_ironlake_m_info = {
205
	.gen = 5, .is_mobile = 1,
206
	.need_gfx_hws = 1, .has_hotplug = 1,
207
	.has_fbc = 1,
208
	.has_bsd_ring = 1,
209 210
};

211
static const struct intel_device_info intel_sandybridge_d_info = {
212
	.gen = 6,
213
	.need_gfx_hws = 1, .has_hotplug = 1,
214
	.has_bsd_ring = 1,
215
	.has_blt_ring = 1,
216 217
};

218
static const struct intel_device_info intel_sandybridge_m_info = {
219
	.gen = 6, .is_mobile = 1,
220
	.need_gfx_hws = 1, .has_hotplug = 1,
221
	.has_fbc = 1,
222
	.has_bsd_ring = 1,
223
	.has_blt_ring = 1,
224 225
};

226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
static const struct intel_device_info intel_ivybridge_d_info = {
	.is_ivybridge = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
};

static const struct intel_device_info intel_ivybridge_m_info = {
	.is_ivybridge = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,	/* FBC is not enabled on Ivybridge mobile yet */
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
};

241 242 243 244
static const struct pci_device_id pciidlist[] = {		/* aka */
	INTEL_VGA_DEVICE(0x3577, &intel_i830_info),		/* I830_M */
	INTEL_VGA_DEVICE(0x2562, &intel_845g_info),		/* 845_G */
	INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),		/* I855_GM */
245
	INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
	INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),		/* I865_G */
	INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),		/* I915_G */
	INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),		/* E7221_G */
	INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),		/* I915_GM */
	INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),		/* I945_G */
	INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),		/* I945_GM */
	INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),		/* I945_GME */
	INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),		/* I946_GZ */
	INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),		/* G35_G */
	INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),		/* I965_Q */
	INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),		/* I965_G */
	INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),		/* Q35_G */
	INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),		/* G33_G */
	INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),		/* Q33_G */
	INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),		/* I965_GM */
	INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),		/* I965_GME */
	INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),		/* GM45_G */
	INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),		/* IGD_E_G */
	INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),		/* Q45_G */
	INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),		/* G45_G */
	INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),		/* G41_G */
	INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),		/* B43_G */
268
	INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),		/* B43_G.1 */
269 270 271 272
	INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
	INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
	INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
	INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
273
	INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
274 275
	INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
	INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
276
	INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
277
	INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
278
	INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
279
	INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
280 281 282 283 284
	INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
	INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
285
	{0, 0, 0}
L
Linus Torvalds 已提交
286 287
};

J
Jesse Barnes 已提交
288 289 290 291
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

292
#define INTEL_PCH_DEVICE_ID_MASK	0xff00
293
#define INTEL_PCH_IBX_DEVICE_ID_TYPE	0x3b00
294
#define INTEL_PCH_CPT_DEVICE_ID_TYPE	0x1c00
J
Jesse Barnes 已提交
295
#define INTEL_PCH_PPT_DEVICE_ID_TYPE	0x1e00
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313

void intel_detect_pch (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (pch) {
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
			int id;
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

314 315 316 317
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
318 319
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
J
Jesse Barnes 已提交
320 321 322 323
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found PatherPoint PCH\n");
324 325 326 327 328 329
			}
		}
		pci_dev_put(pch);
	}
}

330
static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
{
	int count;

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
		udelay(10);

	I915_WRITE_NOTRACE(FORCEWAKE, 1);
	POSTING_READ(FORCEWAKE);

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
		udelay(10);
}

346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
/*
 * Generally this is called implicitly by the register read function. However,
 * if some sequence requires the GT to not power down then this function should
 * be called at the beginning of the sequence followed by a call to
 * gen6_gt_force_wake_put() at the end of the sequence.
 */
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
{
	WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));

	/* Forcewake is atomic in case we get in here without the lock */
	if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
		__gen6_gt_force_wake_get(dev_priv);
}

static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
362 363 364 365 366
{
	I915_WRITE_NOTRACE(FORCEWAKE, 0);
	POSTING_READ(FORCEWAKE);
}

367 368 369 370 371 372 373 374 375 376 377
/*
 * see gen6_gt_force_wake_get()
 */
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
{
	WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));

	if (atomic_dec_and_test(&dev_priv->forcewake_count))
		__gen6_gt_force_wake_put(dev_priv);
}

378 379
void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
380 381 382 383 384 385 386 387 388
	if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES ) {
		int loop = 500;
		u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
			fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
		}
		WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
		dev_priv->gt_fifo_count = fifo;
389
	}
390
	dev_priv->gt_fifo_count--;
391 392
}

393
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
394
{
395 396
	struct drm_i915_private *dev_priv = dev->dev_private;

397 398
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
399 400
	pci_save_state(dev->pdev);

401
	/* If KMS is active, we do the leavevt stuff here */
402
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
403 404
		int error = i915_gem_idle(dev);
		if (error) {
405
			dev_err(&dev->pdev->dev,
406 407 408
				"GEM idle failed, resume might fail\n");
			return error;
		}
409
		drm_irq_uninstall(dev);
410 411
	}

412 413
	i915_save_state(dev);

414
	intel_opregion_fini(dev);
415

416 417
	/* Modeset on resume, not lid events */
	dev_priv->modeset_on_lid = 0;
418 419

	return 0;
420 421
}

422
int i915_suspend(struct drm_device *dev, pm_message_t state)
423 424 425 426 427 428 429 430 431 432 433 434
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

435 436 437

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
438

439 440 441 442
	error = i915_drm_freeze(dev);
	if (error)
		return error;

443 444 445 446 447
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
448 449 450 451

	return 0;
}

452
static int i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
453
{
454
	struct drm_i915_private *dev_priv = dev->dev_private;
455
	int error = 0;
456

457 458 459 460 461 462
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

463
	i915_restore_state(dev);
464
	intel_opregion_setup(dev);
465

466 467 468 469 470
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		dev_priv->mm.suspended = 0;

471
		error = i915_gem_init_ringbuffer(dev);
472
		mutex_unlock(&dev->struct_mutex);
473

474
		drm_mode_config_reset(dev);
475
		drm_irq_install(dev);
476

477 478
		/* Resume the modeset for every activated CRTC */
		drm_helper_resume_force_mode(dev);
479

C
Chris Wilson 已提交
480
		if (IS_IRONLAKE_M(dev))
J
Jesse Barnes 已提交
481 482
			ironlake_enable_rc6(dev);
	}
483

484 485
	intel_opregion_init(dev);

486
	dev_priv->modeset_on_lid = 0;
487

488 489 490
	return error;
}

491
int i915_resume(struct drm_device *dev)
492
{
493 494
	int ret;

495 496 497
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

498 499 500 501 502
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

503 504 505 506 507 508
	ret = i915_drm_thaw(dev);
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
509 510
}

511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
static int i8xx_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (IS_I85X(dev))
		return -ENODEV;

	I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	if (IS_I830(dev) || IS_845G(dev)) {
		I915_WRITE(DEBUG_RESET_I830,
			   DEBUG_RESET_DISPLAY |
			   DEBUG_RESET_RENDER |
			   DEBUG_RESET_FULL);
		POSTING_READ(DEBUG_RESET_I830);
		msleep(1);

		I915_WRITE(DEBUG_RESET_I830, 0);
		POSTING_READ(DEBUG_RESET_I830);
	}

	msleep(1);

	I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	return 0;
}

541 542 543
static int i965_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
544
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
545 546 547
	return gdrst & 0x1;
}

548 549 550 551
static int i965_do_reset(struct drm_device *dev, u8 flags)
{
	u8 gdrst;

552 553 554 555 556
	/*
	 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
	 * well as the reset bit (GR/bit 0).  Setting the GR bit
	 * triggers the reset; when done, the hardware will clear it.
	 */
557 558 559 560 561 562 563 564 565 566 567 568
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
	pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);

	return wait_for(i965_reset_complete(dev), 500);
}

static int ironlake_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
	return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
J
Jesse Barnes 已提交
569 570
}

571 572 573 574 575 576 577 578
static int gen6_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
	return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
/**
 * i965_reset - reset chip after a hang
 * @dev: drm device to reset
 * @flags: reset domains
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
595
int i915_reset(struct drm_device *dev, u8 flags)
596 597 598 599 600 601 602
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	/*
	 * We really should only reset the display subsystem if we actually
	 * need to
	 */
	bool need_display = true;
603
	int ret;
604

C
Chris Wilson 已提交
605 606 607
	if (!i915_try_reset)
		return 0;

608 609
	if (!mutex_trylock(&dev->struct_mutex))
		return -EBUSY;
610

611
	i915_gem_reset(dev);
612

613
	ret = -ENODEV;
614 615 616
	if (get_seconds() - dev_priv->last_gpu_reset < 5) {
		DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
	} else switch (INTEL_INFO(dev)->gen) {
617
	case 7:
618 619
	case 6:
		ret = gen6_do_reset(dev, flags);
620 621 622
		/* If reset with a user forcewake, try to restore */
		if (atomic_read(&dev_priv->forcewake_count))
			__gen6_gt_force_wake_get(dev_priv);
623
		break;
624
	case 5:
625
		ret = ironlake_do_reset(dev, flags);
626 627
		break;
	case 4:
628
		ret = i965_do_reset(dev, flags);
629
		break;
630 631 632
	case 2:
		ret = i8xx_do_reset(dev, flags);
		break;
633
	}
634
	dev_priv->last_gpu_reset = get_seconds();
635
	if (ret) {
636
		DRM_ERROR("Failed to reset chip.\n");
637
		mutex_unlock(&dev->struct_mutex);
638
		return ret;
639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
656
			!dev_priv->mm.suspended) {
657
		dev_priv->mm.suspended = 0;
658

659
		dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
660
		if (HAS_BSD(dev))
661
		    dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
662
		if (HAS_BLT(dev))
663
		    dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
664

665 666
		mutex_unlock(&dev->struct_mutex);
		drm_irq_uninstall(dev);
667
		drm_mode_config_reset(dev);
668 669 670 671
		drm_irq_install(dev);
		mutex_lock(&dev->struct_mutex);
	}

672 673
	mutex_unlock(&dev->struct_mutex);

674
	/*
675 676 677
	 * Perform a full modeset as on later generations, e.g. Ironlake, we may
	 * need to retrain the display link and cannot just restore the register
	 * values.
678
	 */
679 680 681 682 683
	if (need_display) {
		mutex_lock(&dev->mode_config.mutex);
		drm_helper_resume_force_mode(dev);
		mutex_unlock(&dev->mode_config.mutex);
	}
684 685 686 687 688

	return 0;
}


689 690 691
static int __devinit
i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
692 693 694 695 696 697 698 699
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

700
	return drm_get_pci_dev(pdev, ent, &driver);
701 702 703 704 705 706 707 708 709 710
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

711
static int i915_pm_suspend(struct device *dev)
712
{
713 714 715
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
716

717 718 719 720
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
721

722 723 724
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

725 726 727
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
728

729 730
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
731

732
	return 0;
733 734
}

735
static int i915_pm_resume(struct device *dev)
736
{
737 738 739 740
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
741 742
}

743
static int i915_pm_freeze(struct device *dev)
744
{
745 746 747 748 749 750 751 752 753
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
754 755
}

756
static int i915_pm_thaw(struct device *dev)
757
{
758 759 760 761
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
762 763
}

764
static int i915_pm_poweroff(struct device *dev)
765
{
766 767 768
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

769
	return i915_drm_freeze(drm_dev);
770 771
}

772
static const struct dev_pm_ops i915_pm_ops = {
773 774 775 776 777
     .suspend = i915_pm_suspend,
     .resume = i915_pm_resume,
     .freeze = i915_pm_freeze,
     .thaw = i915_pm_thaw,
     .poweroff = i915_pm_poweroff,
778
     .restore = i915_pm_resume,
779 780
};

781 782
static struct vm_operations_struct i915_gem_vm_ops = {
	.fault = i915_gem_fault,
783 784
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
785 786
};

L
Linus Torvalds 已提交
787
static struct drm_driver driver = {
D
Dave Airlie 已提交
788 789 790
	/* don't use mtrr's here, the Xserver or user space app should
	 * deal with them for intel hardware.
	 */
791 792 793
	.driver_features =
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
794
	.load = i915_driver_load,
J
Jesse Barnes 已提交
795
	.unload = i915_driver_unload,
796
	.open = i915_driver_open,
797 798
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
799
	.postclose = i915_driver_postclose,
800 801 802 803 804

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

805
	.device_is_agp = i915_driver_device_is_agp,
L
Linus Torvalds 已提交
806
	.reclaim_buffers = drm_core_reclaim_buffers,
807 808
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
809
#if defined(CONFIG_DEBUG_FS)
810 811
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
812
#endif
813 814
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
815
	.gem_vm_ops = &i915_gem_vm_ops,
816 817 818
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
	.dumb_destroy = i915_gem_dumb_destroy,
L
Linus Torvalds 已提交
819 820
	.ioctls = i915_ioctls,
	.fops = {
D
Dave Airlie 已提交
821 822 823
		 .owner = THIS_MODULE,
		 .open = drm_open,
		 .release = drm_release,
824
		 .unlocked_ioctl = drm_ioctl,
825
		 .mmap = drm_gem_mmap,
D
Dave Airlie 已提交
826 827
		 .poll = drm_poll,
		 .fasync = drm_fasync,
828
		 .read = drm_read,
829
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
830
		 .compat_ioctl = i915_compat_ioctl,
831
#endif
A
Arnd Bergmann 已提交
832
		 .llseek = noop_llseek,
833 834 835 836 837 838 839 840
	},

	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
841 842
};

843 844 845 846 847 848 849 850
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
851 852
static int __init i915_init(void)
{
853 854 855 856 857
	if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

L
Linus Torvalds 已提交
858
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

881 882 883
	if (!(driver.driver_features & DRIVER_MODESET))
		driver.get_vblank_timestamp = NULL;

884
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
885 886 887 888
}

static void __exit i915_exit(void)
{
889
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
890 891 892 893 894
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
895 896
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
897
MODULE_LICENSE("GPL and additional rights");