i915_drv.c 28.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include <linux/module.h>
39
#include "drm_crtc_helper.h"
J
Jesse Barnes 已提交
40

41
static int i915_modeset __read_mostly = -1;
J
Jesse Barnes 已提交
42
module_param_named(modeset, i915_modeset, int, 0400);
43 44 45
MODULE_PARM_DESC(modeset,
		"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
		"1=on, -1=force vga console preference [default])");
J
Jesse Barnes 已提交
46

47
unsigned int i915_fbpercrtc __always_unused = 0;
J
Jesse Barnes 已提交
48
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
49

50
int i915_panel_ignore_lid __read_mostly = 0;
51
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52 53 54
MODULE_PARM_DESC(panel_ignore_lid,
		"Override lid status (0=autodetect [default], 1=lid open, "
		"-1=lid closed)");
55

56
unsigned int i915_powersave __read_mostly = 1;
57
module_param_named(powersave, i915_powersave, int, 0600);
58 59
MODULE_PARM_DESC(powersave,
		"Enable powersavings, fbc, downclocking, etc. (default: true)");
60

61
int i915_semaphores __read_mostly = -1;
62
module_param_named(semaphores, i915_semaphores, int, 0600);
63
MODULE_PARM_DESC(semaphores,
64
		"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65

66
int i915_enable_rc6 __read_mostly = -1;
C
Chris Wilson 已提交
67
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
68
MODULE_PARM_DESC(i915_enable_rc6,
69 70 71 72 73
		"Enable power-saving render C-state 6. "
		"Different stages can be selected via bitmask values "
		"(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
		"For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
		"default: -1 (use per-chip default)");
C
Chris Wilson 已提交
74

75
int i915_enable_fbc __read_mostly = -1;
76
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
77 78
MODULE_PARM_DESC(i915_enable_fbc,
		"Enable frame buffer compression for power savings "
79
		"(default: -1 (use per-chip default))");
80

81
unsigned int i915_lvds_downclock __read_mostly = 0;
82
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
83 84 85
MODULE_PARM_DESC(lvds_downclock,
		"Use panel (LVDS/eDP) downclocking for power savings "
		"(default: false)");
86

87
int i915_panel_use_ssc __read_mostly = -1;
88
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
89 90
MODULE_PARM_DESC(lvds_use_ssc,
		"Use Spread Spectrum Clock with panels [LVDS/eDP] "
91
		"(default: auto from VBT)");
92

93
int i915_vbt_sdvo_panel_type __read_mostly = -1;
94
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
95 96 97
MODULE_PARM_DESC(vbt_sdvo_panel_type,
		"Override selection of SDVO panel mode in the VBT "
		"(default: auto)");
98

99
static bool i915_try_reset __read_mostly = true;
C
Chris Wilson 已提交
100
module_param_named(reset, i915_try_reset, bool, 0600);
101
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
C
Chris Wilson 已提交
102

103
bool i915_enable_hangcheck __read_mostly = true;
104
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
105 106 107 108
MODULE_PARM_DESC(enable_hangcheck,
		"Periodically check GPU activity for detecting hangs. "
		"WARNING: Disabling this can cause system wide hangs. "
		"(default: true)");
109

110 111
int i915_enable_ppgtt __read_mostly = -1;
module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
D
Daniel Vetter 已提交
112 113 114
MODULE_PARM_DESC(i915_enable_ppgtt,
		"Enable PPGTT (default: true)");

115
static struct drm_driver driver;
116
extern int intel_agp_enabled;
117

118
#define INTEL_VGA_DEVICE(id, info) {		\
119
	.class = PCI_BASE_CLASS_DISPLAY << 16,	\
120
	.class_mask = 0xff0000,			\
121 122 123 124
	.vendor = 0x8086,			\
	.device = id,				\
	.subvendor = PCI_ANY_ID,		\
	.subdevice = PCI_ANY_ID,		\
125 126
	.driver_data = (unsigned long) info }

127
static const struct intel_device_info intel_i830_info = {
128
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
129
	.has_overlay = 1, .overlay_needs_physical = 1,
130 131
};

132
static const struct intel_device_info intel_845g_info = {
133
	.gen = 2,
134
	.has_overlay = 1, .overlay_needs_physical = 1,
135 136
};

137
static const struct intel_device_info intel_i85x_info = {
138
	.gen = 2, .is_i85x = 1, .is_mobile = 1,
139
	.cursor_needs_physical = 1,
140
	.has_overlay = 1, .overlay_needs_physical = 1,
141 142
};

143
static const struct intel_device_info intel_i865g_info = {
144
	.gen = 2,
145
	.has_overlay = 1, .overlay_needs_physical = 1,
146 147
};

148
static const struct intel_device_info intel_i915g_info = {
149
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
150
	.has_overlay = 1, .overlay_needs_physical = 1,
151
};
152
static const struct intel_device_info intel_i915gm_info = {
153
	.gen = 3, .is_mobile = 1,
154
	.cursor_needs_physical = 1,
155
	.has_overlay = 1, .overlay_needs_physical = 1,
156
	.supports_tv = 1,
157
};
158
static const struct intel_device_info intel_i945g_info = {
159
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
160
	.has_overlay = 1, .overlay_needs_physical = 1,
161
};
162
static const struct intel_device_info intel_i945gm_info = {
163
	.gen = 3, .is_i945gm = 1, .is_mobile = 1,
164
	.has_hotplug = 1, .cursor_needs_physical = 1,
165
	.has_overlay = 1, .overlay_needs_physical = 1,
166
	.supports_tv = 1,
167 168
};

169
static const struct intel_device_info intel_i965g_info = {
170
	.gen = 4, .is_broadwater = 1,
171
	.has_hotplug = 1,
172
	.has_overlay = 1,
173 174
};

175
static const struct intel_device_info intel_i965gm_info = {
176
	.gen = 4, .is_crestline = 1,
177
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
178
	.has_overlay = 1,
179
	.supports_tv = 1,
180 181
};

182
static const struct intel_device_info intel_g33_info = {
183
	.gen = 3, .is_g33 = 1,
184
	.need_gfx_hws = 1, .has_hotplug = 1,
185
	.has_overlay = 1,
186 187
};

188
static const struct intel_device_info intel_g45_info = {
189
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
190
	.has_pipe_cxsr = 1, .has_hotplug = 1,
191
	.has_bsd_ring = 1,
192 193
};

194
static const struct intel_device_info intel_gm45_info = {
195
	.gen = 4, .is_g4x = 1,
196
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
197
	.has_pipe_cxsr = 1, .has_hotplug = 1,
198
	.supports_tv = 1,
199
	.has_bsd_ring = 1,
200 201
};

202
static const struct intel_device_info intel_pineview_info = {
203
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
204
	.need_gfx_hws = 1, .has_hotplug = 1,
205
	.has_overlay = 1,
206 207
};

208
static const struct intel_device_info intel_ironlake_d_info = {
209
	.gen = 5,
210
	.need_gfx_hws = 1, .has_hotplug = 1,
211
	.has_bsd_ring = 1,
212 213
};

214
static const struct intel_device_info intel_ironlake_m_info = {
215
	.gen = 5, .is_mobile = 1,
216
	.need_gfx_hws = 1, .has_hotplug = 1,
217
	.has_fbc = 1,
218
	.has_bsd_ring = 1,
219 220
};

221
static const struct intel_device_info intel_sandybridge_d_info = {
222
	.gen = 6,
223
	.need_gfx_hws = 1, .has_hotplug = 1,
224
	.has_bsd_ring = 1,
225
	.has_blt_ring = 1,
226
	.has_llc = 1,
227 228
};

229
static const struct intel_device_info intel_sandybridge_m_info = {
230
	.gen = 6, .is_mobile = 1,
231
	.need_gfx_hws = 1, .has_hotplug = 1,
232
	.has_fbc = 1,
233
	.has_bsd_ring = 1,
234
	.has_blt_ring = 1,
235
	.has_llc = 1,
236 237
};

238 239 240 241 242
static const struct intel_device_info intel_ivybridge_d_info = {
	.is_ivybridge = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
243
	.has_llc = 1,
244 245 246 247 248 249 250 251
};

static const struct intel_device_info intel_ivybridge_m_info = {
	.is_ivybridge = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,	/* FBC is not enabled on Ivybridge mobile yet */
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
252
	.has_llc = 1,
253 254
};

255 256 257 258
static const struct pci_device_id pciidlist[] = {		/* aka */
	INTEL_VGA_DEVICE(0x3577, &intel_i830_info),		/* I830_M */
	INTEL_VGA_DEVICE(0x2562, &intel_845g_info),		/* 845_G */
	INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),		/* I855_GM */
259
	INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
	INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),		/* I865_G */
	INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),		/* I915_G */
	INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),		/* E7221_G */
	INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),		/* I915_GM */
	INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),		/* I945_G */
	INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),		/* I945_GM */
	INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),		/* I945_GME */
	INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),		/* I946_GZ */
	INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),		/* G35_G */
	INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),		/* I965_Q */
	INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),		/* I965_G */
	INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),		/* Q35_G */
	INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),		/* G33_G */
	INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),		/* Q33_G */
	INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),		/* I965_GM */
	INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),		/* I965_GME */
	INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),		/* GM45_G */
	INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),		/* IGD_E_G */
	INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),		/* Q45_G */
	INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),		/* G45_G */
	INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),		/* G41_G */
	INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),		/* B43_G */
282
	INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),		/* B43_G.1 */
283 284 285 286
	INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
	INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
	INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
	INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
287
	INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
288 289
	INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
	INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
290
	INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
291
	INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
292
	INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
293
	INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
294 295 296 297 298
	INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
	INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
299
	INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
300
	{0, 0, 0}
L
Linus Torvalds 已提交
301 302
};

J
Jesse Barnes 已提交
303 304 305 306
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

307
#define INTEL_PCH_DEVICE_ID_MASK	0xff00
308
#define INTEL_PCH_IBX_DEVICE_ID_TYPE	0x3b00
309
#define INTEL_PCH_CPT_DEVICE_ID_TYPE	0x1c00
J
Jesse Barnes 已提交
310
#define INTEL_PCH_PPT_DEVICE_ID_TYPE	0x1e00
311

312
void intel_detect_pch(struct drm_device *dev)
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (pch) {
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
			int id;
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

329 330 331 332
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
333 334
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
J
Jesse Barnes 已提交
335 336 337 338
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found PatherPoint PCH\n");
339 340 341 342 343 344
			}
		}
		pci_dev_put(pch);
	}
}

345
void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
{
	int count;

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
		udelay(10);

	I915_WRITE_NOTRACE(FORCEWAKE, 1);
	POSTING_READ(FORCEWAKE);

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
		udelay(10);
}

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
{
	int count;

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
		udelay(10);

	I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
	POSTING_READ(FORCEWAKE_MT);

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
		udelay(10);
}

377 378 379 380 381 382 383 384
/*
 * Generally this is called implicitly by the register read function. However,
 * if some sequence requires the GT to not power down then this function should
 * be called at the beginning of the sequence followed by a call to
 * gen6_gt_force_wake_put() at the end of the sequence.
 */
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
{
385
	unsigned long irqflags;
386

387 388
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
	if (dev_priv->forcewake_count++ == 0)
389
		dev_priv->display.force_wake_get(dev_priv);
390
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
391 392
}

393 394 395 396 397 398 399 400 401
static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
	gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
	if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
	     "MMIO read or write has been dropped %x\n", gtfifodbg))
		I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
}

402
void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
403 404
{
	I915_WRITE_NOTRACE(FORCEWAKE, 0);
405 406
	/* The below doubles as a POSTING_READ */
	gen6_gt_check_fifodbg(dev_priv);
407 408
}

409 410 411
void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
{
	I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
412 413
	/* The below doubles as a POSTING_READ */
	gen6_gt_check_fifodbg(dev_priv);
414 415
}

416 417 418 419 420
/*
 * see gen6_gt_force_wake_get()
 */
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
{
421
	unsigned long irqflags;
422

423 424
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
	if (--dev_priv->forcewake_count == 0)
425
		dev_priv->display.force_wake_put(dev_priv);
426
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
427 428
}

429
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
430
{
431 432
	int ret = 0;

433
	if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
434 435 436 437 438 439
		int loop = 500;
		u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
			fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
		}
440 441
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
442
		dev_priv->gt_fifo_count = fifo;
443
	}
444
	dev_priv->gt_fifo_count--;
445 446

	return ret;
447 448
}

449
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
450
{
451 452
	struct drm_i915_private *dev_priv = dev->dev_private;

453 454
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
455 456
	pci_save_state(dev->pdev);

457
	/* If KMS is active, we do the leavevt stuff here */
458
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
459 460
		int error = i915_gem_idle(dev);
		if (error) {
461
			dev_err(&dev->pdev->dev,
462 463 464
				"GEM idle failed, resume might fail\n");
			return error;
		}
465
		drm_irq_uninstall(dev);
466 467
	}

468 469
	i915_save_state(dev);

470
	intel_opregion_fini(dev);
471

472 473
	/* Modeset on resume, not lid events */
	dev_priv->modeset_on_lid = 0;
474

475 476 477 478
	console_lock();
	intel_fbdev_set_suspend(dev, 1);
	console_unlock();

479
	return 0;
480 481
}

482
int i915_suspend(struct drm_device *dev, pm_message_t state)
483 484 485 486 487 488 489 490 491 492 493 494
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

495 496 497

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
498

499 500 501 502
	error = i915_drm_freeze(dev);
	if (error)
		return error;

503 504 505 506 507
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
508 509 510 511

	return 0;
}

512
static int i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
513
{
514
	struct drm_i915_private *dev_priv = dev->dev_private;
515
	int error = 0;
516

517 518 519 520 521 522
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

523
	i915_restore_state(dev);
524
	intel_opregion_setup(dev);
525

526 527 528 529 530
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		dev_priv->mm.suspended = 0;

531
		error = i915_gem_init_hw(dev);
532
		mutex_unlock(&dev->struct_mutex);
533

534 535 536
		if (HAS_PCH_SPLIT(dev))
			ironlake_init_pch_refclk(dev);

537
		drm_mode_config_reset(dev);
538
		drm_irq_install(dev);
539

540 541
		/* Resume the modeset for every activated CRTC */
		drm_helper_resume_force_mode(dev);
542

C
Chris Wilson 已提交
543
		if (IS_IRONLAKE_M(dev))
J
Jesse Barnes 已提交
544 545
			ironlake_enable_rc6(dev);
	}
546

547 548
	intel_opregion_init(dev);

549
	dev_priv->modeset_on_lid = 0;
550

551 552 553
	console_lock();
	intel_fbdev_set_suspend(dev, 0);
	console_unlock();
554 555 556
	return error;
}

557
int i915_resume(struct drm_device *dev)
558
{
559 560
	int ret;

561 562 563
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

564 565 566 567 568
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

569 570 571 572 573 574
	ret = i915_drm_thaw(dev);
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
575 576
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
static int i8xx_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (IS_I85X(dev))
		return -ENODEV;

	I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	if (IS_I830(dev) || IS_845G(dev)) {
		I915_WRITE(DEBUG_RESET_I830,
			   DEBUG_RESET_DISPLAY |
			   DEBUG_RESET_RENDER |
			   DEBUG_RESET_FULL);
		POSTING_READ(DEBUG_RESET_I830);
		msleep(1);

		I915_WRITE(DEBUG_RESET_I830, 0);
		POSTING_READ(DEBUG_RESET_I830);
	}

	msleep(1);

	I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	return 0;
}

607 608 609
static int i965_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
610
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
611 612 613
	return gdrst & 0x1;
}

614 615 616 617
static int i965_do_reset(struct drm_device *dev, u8 flags)
{
	u8 gdrst;

618 619 620 621 622
	/*
	 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
	 * well as the reset bit (GR/bit 0).  Setting the GR bit
	 * triggers the reset; when done, the hardware will clear it.
	 */
623 624 625 626 627 628 629 630 631 632 633 634
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
	pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);

	return wait_for(i965_reset_complete(dev), 500);
}

static int ironlake_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
	return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
J
Jesse Barnes 已提交
635 636
}

637 638 639
static int gen6_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
640 641
	int	ret;
	unsigned long irqflags;
642

643 644 645
	/* Hold gt_lock across reset to prevent any register access
	 * with forcewake not set correctly
	 */
646
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
647 648 649 650 651 652 653 654 655 656 657 658 659

	/* Reset the chip */

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
	I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);

	/* Spin waiting for the device to ack the reset request */
	ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);

	/* If reset with a user forcewake, try to restore, otherwise turn it off */
660 661
	if (dev_priv->forcewake_count)
		dev_priv->display.force_wake_get(dev_priv);
662 663 664 665 666 667
	else
		dev_priv->display.force_wake_put(dev_priv);

	/* Restore fifo count */
	dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);

668 669
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
	return ret;
670 671
}

672
/**
673
 * i915_reset - reset chip after a hang
674 675 676 677 678 679 680 681 682 683 684 685 686 687
 * @dev: drm device to reset
 * @flags: reset domains
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
688
int i915_reset(struct drm_device *dev, u8 flags)
689 690 691 692 693 694 695
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	/*
	 * We really should only reset the display subsystem if we actually
	 * need to
	 */
	bool need_display = true;
696
	int ret;
697

C
Chris Wilson 已提交
698 699 700
	if (!i915_try_reset)
		return 0;

701 702
	if (!mutex_trylock(&dev->struct_mutex))
		return -EBUSY;
703

704
	i915_gem_reset(dev);
705

706
	ret = -ENODEV;
707 708 709
	if (get_seconds() - dev_priv->last_gpu_reset < 5) {
		DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
	} else switch (INTEL_INFO(dev)->gen) {
710
	case 7:
711 712 713
	case 6:
		ret = gen6_do_reset(dev, flags);
		break;
714
	case 5:
715
		ret = ironlake_do_reset(dev, flags);
716 717
		break;
	case 4:
718
		ret = i965_do_reset(dev, flags);
719
		break;
720 721 722
	case 2:
		ret = i8xx_do_reset(dev, flags);
		break;
723
	}
724
	dev_priv->last_gpu_reset = get_seconds();
725
	if (ret) {
726
		DRM_ERROR("Failed to reset chip.\n");
727
		mutex_unlock(&dev->struct_mutex);
728
		return ret;
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
746
			!dev_priv->mm.suspended) {
747
		dev_priv->mm.suspended = 0;
748

749 750
		i915_gem_init_swizzling(dev);

751
		dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
752
		if (HAS_BSD(dev))
753
		    dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
754
		if (HAS_BLT(dev))
755
		    dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
756

D
Daniel Vetter 已提交
757 758
		i915_gem_init_ppgtt(dev);

759 760
		mutex_unlock(&dev->struct_mutex);
		drm_irq_uninstall(dev);
761
		drm_mode_config_reset(dev);
762 763 764 765
		drm_irq_install(dev);
		mutex_lock(&dev->struct_mutex);
	}

766 767
	mutex_unlock(&dev->struct_mutex);

768
	/*
769 770 771
	 * Perform a full modeset as on later generations, e.g. Ironlake, we may
	 * need to retrain the display link and cannot just restore the register
	 * values.
772
	 */
773 774 775 776 777
	if (need_display) {
		mutex_lock(&dev->mode_config.mutex);
		drm_helper_resume_force_mode(dev);
		mutex_unlock(&dev->mode_config.mutex);
	}
778 779 780 781 782

	return 0;
}


783 784 785
static int __devinit
i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
786 787 788 789 790 791 792 793
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

794
	return drm_get_pci_dev(pdev, ent, &driver);
795 796 797 798 799 800 801 802 803 804
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

805
static int i915_pm_suspend(struct device *dev)
806
{
807 808 809
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
810

811 812 813 814
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
815

816 817 818
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

819 820 821
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
822

823 824
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
825

826
	return 0;
827 828
}

829
static int i915_pm_resume(struct device *dev)
830
{
831 832 833 834
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
835 836
}

837
static int i915_pm_freeze(struct device *dev)
838
{
839 840 841 842 843 844 845 846 847
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
848 849
}

850
static int i915_pm_thaw(struct device *dev)
851
{
852 853 854 855
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
856 857
}

858
static int i915_pm_poweroff(struct device *dev)
859
{
860 861 862
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

863
	return i915_drm_freeze(drm_dev);
864 865
}

866
static const struct dev_pm_ops i915_pm_ops = {
867 868 869 870 871 872
	.suspend = i915_pm_suspend,
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
	.restore = i915_pm_resume,
873 874
};

875 876
static struct vm_operations_struct i915_gem_vm_ops = {
	.fault = i915_gem_fault,
877 878
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
879 880
};

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.fasync = drm_fasync,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
896
static struct drm_driver driver = {
897 898
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
899
	 */
900 901 902
	.driver_features =
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
903
	.load = i915_driver_load,
J
Jesse Barnes 已提交
904
	.unload = i915_driver_unload,
905
	.open = i915_driver_open,
906 907
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
908
	.postclose = i915_driver_postclose,
909 910 911 912 913

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

914
	.device_is_agp = i915_driver_device_is_agp,
L
Linus Torvalds 已提交
915
	.reclaim_buffers = drm_core_reclaim_buffers,
916 917
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
918
#if defined(CONFIG_DEBUG_FS)
919 920
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
921
#endif
922 923
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
924
	.gem_vm_ops = &i915_gem_vm_ops,
925 926 927
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
	.dumb_destroy = i915_gem_dumb_destroy,
L
Linus Torvalds 已提交
928
	.ioctls = i915_ioctls,
929
	.fops = &i915_driver_fops,
930 931 932 933 934 935
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
936 937
};

938 939 940 941 942 943 944 945
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
946 947
static int __init i915_init(void)
{
948 949 950 951 952
	if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

L
Linus Torvalds 已提交
953
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

976 977 978
	if (!(driver.driver_features & DRIVER_MODESET))
		driver.get_vblank_timestamp = NULL;

979
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
980 981 982 983
}

static void __exit i915_exit(void)
{
984
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
985 986 987 988 989
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
990 991
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
992
MODULE_LICENSE("GPL and additional rights");
993 994 995 996 997

#define __i915_read(x, y) \
u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
	u##x val = 0; \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
998 999 1000 1001
		unsigned long irqflags; \
		spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
		if (dev_priv->forcewake_count == 0) \
			dev_priv->display.force_wake_get(dev_priv); \
1002
		val = read##y(dev_priv->regs + reg); \
1003 1004 1005
		if (dev_priv->forcewake_count == 0) \
			dev_priv->display.force_wake_put(dev_priv); \
		spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	} else { \
		val = read##y(dev_priv->regs + reg); \
	} \
	trace_i915_reg_rw(false, reg, val, sizeof(val)); \
	return val; \
}

__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1021
	u32 __fifo_ret = 0; \
1022 1023
	trace_i915_reg_rw(true, reg, val, sizeof(val)); \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1024
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
1025 1026
	} \
	write##y(val, dev_priv->regs + reg); \
1027 1028 1029
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1030 1031 1032 1033 1034 1035
}
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write