io_apic.c 100.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
63 64
#include <asm/uv/uv_hub.h>
#include <asm/uv/uv_irq.h>
L
Linus Torvalds 已提交
65

I
Ingo Molnar 已提交
66
#include <asm/apic.h>
L
Linus Torvalds 已提交
67

68
#define __apicdebuginit(type) static type __init
69 70
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
71

L
Linus Torvalds 已提交
72
/*
73 74
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
75 76 77
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
78 79 80
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
81 82 83 84 85
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

86
/* I/O APIC entries */
87
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
88 89
int nr_ioapics;

90 91 92
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

93
/* MP IRQ source entries */
94
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
95 96 97 98

/* # of MP IRQ source entries */
int mp_irq_entries;

99 100 101 102 103
/* Number of legacy interrupts */
static int nr_legacy_irqs __read_mostly = NR_IRQS_LEGACY;
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

104 105 106 107 108 109
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
110 111
int skip_ioapic_setup;

112 113 114 115 116 117 118 119 120
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

121
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
122 123
{
	/* disable IO-APIC */
124
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
125 126 127
	return 0;
}
early_param("noapic", parse_noapic);
128

129 130 131 132 133
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

134
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
135 136 137 138 139 140 141 142
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

143 144 145 146 147
/*
 * This is performance-critical, we want to do it O(1)
 *
 * Most irqs are mapped 1:1 with pins.
 */
Y
Yinghai Lu 已提交
148
struct irq_cfg {
149
	struct irq_pin_list *irq_2_pin;
150 151
	cpumask_var_t domain;
	cpumask_var_t old_domain;
152
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
153
	u8 vector;
154
	u8 move_in_progress : 1;
Y
Yinghai Lu 已提交
155 156 157
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
158 159 160
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
161
static struct irq_cfg irq_cfgx[NR_IRQS] = {
162
#endif
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	[0]  = { .vector = IRQ0_VECTOR,  },
	[1]  = { .vector = IRQ1_VECTOR,  },
	[2]  = { .vector = IRQ2_VECTOR,  },
	[3]  = { .vector = IRQ3_VECTOR,  },
	[4]  = { .vector = IRQ4_VECTOR,  },
	[5]  = { .vector = IRQ5_VECTOR,  },
	[6]  = { .vector = IRQ6_VECTOR,  },
	[7]  = { .vector = IRQ7_VECTOR,  },
	[8]  = { .vector = IRQ8_VECTOR,  },
	[9]  = { .vector = IRQ9_VECTOR,  },
	[10] = { .vector = IRQ10_VECTOR, },
	[11] = { .vector = IRQ11_VECTOR, },
	[12] = { .vector = IRQ12_VECTOR, },
	[13] = { .vector = IRQ13_VECTOR, },
	[14] = { .vector = IRQ14_VECTOR, },
	[15] = { .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
179 180
};

181 182 183 184 185 186
void __init io_apic_disable_legacy(void)
{
	nr_legacy_irqs = 0;
	nr_irqs_gsi = 0;
}

187
int __init arch_early_irq_init(void)
188
{
189 190 191
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
192
	int node;
193
	int i;
T
Thomas Gleixner 已提交
194

195 196
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
197
	node= cpu_to_node(boot_cpu_id);
198

199 200 201
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
202 203
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
204
		if (i < nr_legacy_irqs)
205
			cpumask_setall(cfg[i].domain);
206
	}
207 208

	return 0;
209
}
210

211
#ifdef CONFIG_SPARSE_IRQ
T
Thomas Gleixner 已提交
212
static struct irq_cfg *irq_cfg(unsigned int irq)
213
{
214 215
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
216

217 218 219
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
220

221
	return cfg;
222
}
T
Thomas Gleixner 已提交
223

224
static struct irq_cfg *get_one_free_irq_cfg(int node)
225
{
226
	struct irq_cfg *cfg;
227

228
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
229
	if (cfg) {
230
		if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
231 232
			kfree(cfg);
			cfg = NULL;
233 234
		} else if (!alloc_cpumask_var_node(&cfg->old_domain,
							  GFP_ATOMIC, node)) {
235 236 237 238 239 240 241 242
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		} else {
			cpumask_clear(cfg->domain);
			cpumask_clear(cfg->old_domain);
		}
	}
243

244
	return cfg;
245 246
}

247
int arch_init_chip_data(struct irq_desc *desc, int node)
248
{
249
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
250

251 252
	cfg = desc->chip_data;
	if (!cfg) {
253
		desc->chip_data = get_one_free_irq_cfg(node);
254 255 256 257 258
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
259

260
	return 0;
261
}
262

263
/* for move_irq_desc */
264
static void
265
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
266
{
267 268 269 270 271 272
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
273

274
	entry = get_one_free_irq_2_pin(node);
275 276
	if (!entry)
		return;
277

278 279 280 281 282 283
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
284
		entry = get_one_free_irq_2_pin(node);
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
301

302 303
	tail->next = NULL;
	cfg->irq_2_pin = head;
304 305
}

306
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
307
{
308
	struct irq_pin_list *entry, *next;
309

310 311
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
312

313
	entry = old_cfg->irq_2_pin;
314

315 316 317 318 319 320
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
321 322
}

323
void arch_init_copy_chip_data(struct irq_desc *old_desc,
324
				 struct irq_desc *desc, int node)
325
{
326 327
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
328

329
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
330

331 332 333 334 335 336 337 338 339
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

340
	init_copy_irq_2_pin(old_cfg, cfg, node);
341
}
L
Linus Torvalds 已提交
342

343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
364
/* end for move_irq_desc */
365

366 367 368 369
#else
static struct irq_cfg *irq_cfg(unsigned int irq)
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
370
}
L
Linus Torvalds 已提交
371

372 373
#endif

L
Linus Torvalds 已提交
374 375 376 377
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
378 379
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
380 381 382 383 384
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
385
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
386 387
}

388 389 390 391 392 393
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
416
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
417 418 419

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
420 421 422
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
423
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
424 425 426 427 428
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
429
	for_each_irq_pin(entry, cfg->irq_2_pin) {
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

462 463 464 465 466 467
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
468 469
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
470
{
471 472
	union entry_union eu = {{0, 0}};

473
	eu.entry = e;
474 475
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
476 477
}

478
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
479 480 481 482
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
483 484 485 486 487 488 489 490 491 492 493 494 495
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

496 497 498 499 500 501
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
502 503 504 505 506
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
507 508
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
509
{
510
	struct irq_pin_list **last, *entry;
511

512 513 514
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
515
		if (entry->apic == apic && entry->pin == pin)
516
			return 0;
517
		last = &entry->next;
L
Linus Torvalds 已提交
518
	}
519

520
	entry = get_one_free_irq_2_pin(node);
521
	if (!entry) {
522 523 524
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
525
	}
L
Linus Torvalds 已提交
526 527
	entry->apic = apic;
	entry->pin = pin;
528

529
	*last = entry;
530 531 532 533 534 535 536
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
537 538 539 540 541
}

/*
 * Reroute an IRQ to a different pin.
 */
542
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
543 544
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
545
{
546
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
547

548
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
549 550 551
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
552
			/* every one is different, right? */
553
			return;
554
		}
L
Linus Torvalds 已提交
555
	}
556

557 558
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
559 560
}

561 562 563
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
564 565 566
{
	int pin;
	struct irq_pin_list *entry;
567

568
	for_each_irq_pin(entry, cfg->irq_2_pin) {
569 570 571 572 573 574 575 576 577 578
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
579

Y
Yinghai Lu 已提交
580
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
581
{
Y
Yinghai Lu 已提交
582
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
583
}
584

585
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
586
{
587 588 589 590 591 592
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
593
	readl(&io_apic->data);
L
Linus Torvalds 已提交
594 595
}

Y
Yinghai Lu 已提交
596
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
597
{
Y
Yinghai Lu 已提交
598
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
599
}
L
Linus Torvalds 已提交
600

Y
Yinghai Lu 已提交
601
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
602
{
Y
Yinghai Lu 已提交
603
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
604 605
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
606

Y
Yinghai Lu 已提交
607
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
608
{
Y
Yinghai Lu 已提交
609
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
610 611
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
612

Y
Yinghai Lu 已提交
613
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
614
{
Y
Yinghai Lu 已提交
615
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
616 617
	unsigned long flags;

Y
Yinghai Lu 已提交
618 619
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
620
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
621
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
622 623 624
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
625
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
626
{
Y
Yinghai Lu 已提交
627
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
628 629 630
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
631
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
632 633 634
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
635 636 637 638 639 640 641 642 643 644 645 646 647
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
648 649 650
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
651

L
Linus Torvalds 已提交
652
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
653
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
654 655 656 657 658
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
659
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
660 661
}

662
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
663 664 665 666 667 668 669 670
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

671
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
672 673 674 675 676 677
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
678 679 680
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
707 708
#endif /* CONFIG_X86_32 */

709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
736 737

/*
738
 * Saves all the IO-APIC RTE's
739
 */
740
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
741 742 743
{
	int apic, pin;

744 745
	if (!ioapic_entries)
		return -ENOMEM;
746 747

	for (apic = 0; apic < nr_ioapics; apic++) {
748 749
		if (!ioapic_entries[apic])
			return -ENOMEM;
750

751
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
752
			ioapic_entries[apic][pin] =
753
				ioapic_read_entry(apic, pin);
754
	}
755

756 757 758
	return 0;
}

759 760 761 762
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
763 764 765
{
	int apic, pin;

766 767 768
	if (!ioapic_entries)
		return;

769
	for (apic = 0; apic < nr_ioapics; apic++) {
770
		if (!ioapic_entries[apic])
771
			break;
772

773 774 775
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

776
			entry = ioapic_entries[apic][pin];
777 778 779 780 781 782 783 784
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

785 786 787 788
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
789 790 791
{
	int apic, pin;

792 793 794
	if (!ioapic_entries)
		return -ENOMEM;

795
	for (apic = 0; apic < nr_ioapics; apic++) {
796 797 798
		if (!ioapic_entries[apic])
			return -ENOMEM;

799 800
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
801
					ioapic_entries[apic][pin]);
802
	}
803
	return 0;
804 805
}

806 807 808 809 810 811 812 813
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
814
}
L
Linus Torvalds 已提交
815 816 817 818 819 820 821 822 823

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
824 825 826 827
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
828 829 830 831 832 833 834 835
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
836
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
837 838 839 840
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
841
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
842

A
Alexey Starikovskiy 已提交
843
		if (test_bit(lbus, mp_bus_not_pci) &&
844 845
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
846

847
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
848 849 850 851
	}
	return -1;
}

852 853 854 855 856
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
857
		int lbus = mp_irqs[i].srcbus;
858

A
Alexey Starikovskiy 已提交
859
		if (test_bit(lbus, mp_bus_not_pci) &&
860 861
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
862 863 864 865
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
866
		for(apic = 0; apic < nr_ioapics; apic++) {
867
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
868 869 870 871 872 873 874
				return apic;
		}
	}

	return -1;
}

875
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
876 877 878 879 880
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
881
	if (irq < nr_legacy_irqs) {
L
Linus Torvalds 已提交
882 883 884 885 886 887 888
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
889

890
#endif
L
Linus Torvalds 已提交
891

A
Alexey Starikovskiy 已提交
892 893 894 895 896 897
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
898 899 900 901 902
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

903
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
904
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
905 906 907 908 909 910 911 912 913 914 915

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
916
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
917

918
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
919
{
920
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
921 922 923 924 925
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
926
	switch (mp_irqs[idx].irqflag & 3)
927
	{
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
956 957 958 959 960 961
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
962
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
963 964 965 966 967
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
968
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
969
	{
970 971 972 973 974
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
975
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1005
			break;
1006
		case 1: /* edge */
L
Linus Torvalds 已提交
1007
		{
1008
			trigger = 0;
L
Linus Torvalds 已提交
1009 1010
			break;
		}
1011
		case 2: /* reserved */
L
Linus Torvalds 已提交
1012
		{
1013 1014
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1015 1016
			break;
		}
1017
		case 3: /* level */
L
Linus Torvalds 已提交
1018
		{
1019
			trigger = 1;
L
Linus Torvalds 已提交
1020 1021
			break;
		}
1022
		default: /* invalid */
L
Linus Torvalds 已提交
1023 1024
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1025
			trigger = 0;
L
Linus Torvalds 已提交
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1042
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1043 1044 1045
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1046
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1047 1048 1049 1050

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1051
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1052 1053
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1054
	if (test_bit(bus, mp_bus_not_pci)) {
1055
		irq = mp_irqs[idx].srcbusirq;
1056
	} else {
A
Alexey Starikovskiy 已提交
1057 1058 1059 1060 1061 1062 1063
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1064
		/*
1065 1066
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1067 1068
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1069 1070
	}

1071
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1088 1089
#endif

L
Linus Torvalds 已提交
1090 1091 1092
	return irq;
}

1093 1094 1095 1096 1097
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1098
				struct io_apic_irq_attr *irq_attr)
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1128 1129 1130 1131
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1132 1133 1134 1135 1136 1137 1138
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1139 1140 1141 1142
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1143 1144 1145 1146 1147 1148 1149 1150
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1151 1152 1153 1154 1155 1156 1157
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1158

1159
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1160
{
1161 1162
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1163

1164 1165
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1166
{
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1178 1179
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
1180 1181
	int cpu, err;
	cpumask_var_t tmp_mask;
1182

1183 1184
	if ((cfg->move_in_progress) || cfg->move_cleanup_count)
		return -EBUSY;
1185

1186 1187
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1188

1189 1190
	old_vector = cfg->vector;
	if (old_vector) {
1191 1192 1193 1194
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1195
			return 0;
1196
		}
1197
	}
1198

1199
	/* Only try and allocate irqs on cpus that are present */
1200 1201
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1202 1203
		int new_cpu;
		int vector, offset;
1204

1205
		apic->vector_allocation_domain(cpu, tmp_mask);
1206

1207 1208
		vector = current_vector;
		offset = current_offset;
1209
next:
1210 1211
		vector += 8;
		if (vector >= first_system_vector) {
1212
			/* If out of vectors on large boxen, must share them. */
1213 1214 1215 1216 1217
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1218 1219

		if (test_bit(vector, used_vectors))
1220
			goto next;
1221

1222
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1223 1224 1225 1226 1227 1228 1229
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1230
			cpumask_copy(cfg->old_domain, cfg->domain);
1231
		}
1232
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1233 1234
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1235 1236 1237
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1238
	}
1239 1240
	free_cpumask_var(tmp_mask);
	return err;
1241 1242
}

1243 1244
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1245 1246
{
	int err;
1247 1248 1249
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1250
	err = __assign_irq_vector(irq, cfg, mask);
1251
	spin_unlock_irqrestore(&vector_lock, flags);
1252 1253 1254
	return err;
}

Y
Yinghai Lu 已提交
1255
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1256 1257 1258 1259 1260 1261
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1262
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1263 1264 1265
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1266
	cpumask_clear(cfg->domain);
1267 1268 1269

	if (likely(!cfg->move_in_progress))
		return;
1270
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1271 1272 1273 1274 1275 1276 1277 1278 1279
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1280 1281 1282 1283 1284 1285 1286 1287
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1288
	struct irq_desc *desc;
1289 1290

	/* Mark the inuse vectors */
1291 1292
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1293
		if (!cpumask_test_cpu(cpu, cfg->domain))
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1305
		if (!cpumask_test_cpu(cpu, cfg->domain))
1306
			per_cpu(vector_irq, cpu)[vector] = -1;
1307
	}
L
Linus Torvalds 已提交
1308
}
1309

1310
static struct irq_chip ioapic_chip;
1311
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1312

1313 1314 1315
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1316

1317
#ifdef CONFIG_X86_32
1318 1319
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1320
	int apic, idx, pin;
1321

T
Thomas Gleixner 已提交
1322 1323 1324 1325 1326 1327 1328 1329
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1330 1331
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1332
	return 0;
1333
}
1334 1335 1336
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1337
	return 1;
1338 1339
}
#endif
1340

Y
Yinghai Lu 已提交
1341
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1342
{
Y
Yinghai Lu 已提交
1343

1344
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1345
	    trigger == IOAPIC_LEVEL)
1346
		desc->status |= IRQ_LEVEL;
1347 1348 1349
	else
		desc->status &= ~IRQ_LEVEL;

1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1361

1362 1363
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1364
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1365 1366
					      handle_fasteoi_irq,
					      "fasteoi");
1367
	else
1368
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1369
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1370 1371
}

1372 1373 1374
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1375
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1376
{
1377 1378 1379 1380 1381
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1382
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1383
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1384 1385 1386 1387 1388 1389
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1390
			panic("No mapping iommu for ioapic %d\n", apic_id);
1391 1392 1393

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1394
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1395 1396 1397 1398

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1399
		irte.dst_mode = apic->irq_dest_mode;
1400 1401 1402 1403 1404 1405 1406 1407
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1408
		irte.dlvry_mode = apic->irq_delivery_mode;
1409 1410 1411
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

1412 1413 1414
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1415 1416 1417 1418 1419 1420
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1421 1422 1423 1424 1425
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1426
	} else {
1427 1428
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1429
		entry->dest = destination;
1430
		entry->vector = vector;
1431
	}
1432

1433
	entry->mask = 0;				/* enable IRQ */
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1445
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1446
			      int trigger, int polarity)
1447 1448
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1449
	struct IO_APIC_route_entry entry;
1450
	unsigned int dest;
1451 1452 1453 1454

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1455
	cfg = desc->chip_data;
1456

1457
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1458 1459
		return;

1460
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1461 1462 1463 1464

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1465
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1466 1467 1468
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1469
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1470
			       dest, trigger, polarity, cfg->vector, pin)) {
1471
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1472
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1473
		__clear_irq_vector(irq, cfg);
1474 1475 1476
		return;
	}

Y
Yinghai Lu 已提交
1477
	ioapic_register_intr(irq, desc, trigger);
1478
	if (irq < nr_legacy_irqs)
1479 1480
		disable_8259A_irq(irq);

I
Ingo Molnar 已提交
1481
	ioapic_write_entry(apic_id, pin, entry);
1482 1483
}

1484 1485 1486 1487
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1488 1489
static void __init setup_IO_APIC_irqs(void)
{
1490
	int apic_id = 0, pin, idx, irq;
1491
	int notcon = 0;
1492
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1493
	struct irq_cfg *cfg;
1494
	int node = cpu_to_node(boot_cpu_id);
L
Linus Torvalds 已提交
1495 1496 1497

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1498 1499 1500 1501 1502 1503 1504
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		apic_id = mp_find_ioapic(0);
		if (apic_id < 0)
			apic_id = 0;
	}
#endif
1505

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1524

1525
		irq = pin_2_irq(idx, apic_id, pin);
1526

1527 1528 1529 1530 1531 1532 1533
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1534

1535 1536 1537 1538
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1539
		}
1540 1541
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1542 1543 1544 1545
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1546 1547
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1548 1549
	}

1550 1551
	if (notcon)
		apic_printk(APIC_VERBOSE,
1552
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1553 1554 1555
}

/*
1556
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1557
 */
I
Ingo Molnar 已提交
1558
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1559
					int vector)
L
Linus Torvalds 已提交
1560 1561 1562
{
	struct IO_APIC_route_entry entry;

1563 1564 1565
	if (intr_remapping_enabled)
		return;

1566
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1567 1568 1569 1570 1571

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1572
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1573
	entry.mask = 0;			/* don't mask IRQ for edge */
1574
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1575
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1576 1577 1578 1579 1580 1581
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1582
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1583
	 */
1584
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1585 1586 1587 1588

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1589
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1590 1591
}

1592 1593

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1594 1595 1596 1597 1598 1599 1600
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1601
	struct irq_cfg *cfg;
1602
	struct irq_desc *desc;
1603
	unsigned int irq;
L
Linus Torvalds 已提交
1604 1605 1606 1607

	if (apic_verbosity == APIC_QUIET)
		return;

1608
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1609 1610
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1611
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1626 1627
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1628 1629
	spin_unlock_irqrestore(&ioapic_lock, flags);

1630
	printk("\n");
1631
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1632 1633 1634 1635 1636
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1637
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1666 1667
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1668 1669 1670 1671

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1672
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1673

1674 1675 1676 1677
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1692 1693 1694 1695 1696
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1697
		if (!entry)
L
Linus Torvalds 已提交
1698
			continue;
1699
		printk(KERN_DEBUG "IRQ%d ", irq);
1700
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1701 1702 1703 1704 1705 1706 1707 1708 1709
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1710
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1711
{
1712
	int i;
L
Linus Torvalds 已提交
1713 1714 1715 1716

	if (apic_verbosity == APIC_QUIET)
		return;

1717 1718 1719 1720 1721 1722
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1723 1724
}

1725
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1726
{
1727
	unsigned int i, v, ver, maxlvt;
1728
	u64 icr;
L
Linus Torvalds 已提交
1729 1730 1731 1732

	if (apic_verbosity == APIC_QUIET)
		return;

1733
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1734
		smp_processor_id(), hard_smp_processor_id());
1735
	v = apic_read(APIC_ID);
1736
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1737 1738 1739
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1740
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1741 1742 1743 1744

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1745
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1746 1747 1748 1749 1750
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1751 1752 1753 1754
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1755 1756 1757 1758 1759 1760 1761 1762 1763
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1764 1765
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1766 1767 1768 1769
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1770 1771 1772 1773
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1774
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1775
	printk(KERN_DEBUG "... APIC TMR field:\n");
1776
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1777
	printk(KERN_DEBUG "... APIC IRR field:\n");
1778
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1779

1780 1781
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1782
			apic_write(APIC_ESR, 0);
1783

L
Linus Torvalds 已提交
1784 1785 1786 1787
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1788
	icr = apic_icr_read();
1789 1790
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1827 1828 1829
	printk("\n");
}

1830
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1831
{
1832 1833 1834 1835 1836 1837
	int cpu;

	preempt_disable();
	for_each_online_cpu(cpu)
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	preempt_enable();
L
Linus Torvalds 已提交
1838 1839
}

1840
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1841 1842 1843 1844
{
	unsigned int v;
	unsigned long flags;

1845
	if (apic_verbosity == APIC_QUIET || !nr_legacy_irqs)
L
Linus Torvalds 已提交
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1858 1859
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1860
	v = inb(0xa0) << 8 | inb(0x20);
1861 1862
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1863 1864 1865 1866 1867 1868 1869 1870 1871

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1872 1873 1874
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
1875 1876

	/* don't print out if apic is not there */
1877
	if (!cpu_has_apic && !apic_from_smp_config())
1878 1879
		return 0;

1880 1881 1882 1883 1884 1885 1886 1887
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1888

Y
Yinghai Lu 已提交
1889 1890 1891
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1892
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1893 1894
{
	union IO_APIC_reg_01 reg_01;
1895
	int i8259_apic, i8259_pin;
1896
	int apic;
L
Linus Torvalds 已提交
1897 1898 1899 1900 1901
	unsigned long flags;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1902
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1903
		spin_lock_irqsave(&ioapic_lock, flags);
1904
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1905
		spin_unlock_irqrestore(&ioapic_lock, flags);
1906 1907
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1908 1909 1910 1911

	if (!nr_legacy_irqs)
		return;

1912
	for(apic = 0; apic < nr_ioapics; apic++) {
1913 1914
		int pin;
		/* See if any of the pins is in ExtINT mode */
1915
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1916
			struct IO_APIC_route_entry entry;
1917
			entry = ioapic_read_entry(apic, pin);
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1966 1967 1968
	if (!nr_legacy_irqs)
		return;

1969
	/*
1970
	 * If the i8259 is routed through an IOAPIC
1971
	 * Put that IOAPIC in virtual wire mode
1972
	 * so legacy interrupts can be delivered.
1973 1974 1975 1976 1977
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
1978
	 */
1979
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1980 1981 1982 1983 1984 1985 1986 1987 1988
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1989
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1990
		entry.vector          = 0;
1991
		entry.dest            = read_apic_id();
1992 1993 1994 1995

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1996
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1997
	}
1998

1999 2000 2001
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2002
	if (cpu_has_apic || apic_from_smp_config())
2003 2004
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2005 2006
}

2007
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2008 2009 2010 2011 2012 2013 2014
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2015
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2016 2017 2018
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2019
	int apic_id;
L
Linus Torvalds 已提交
2020 2021 2022 2023
	int i;
	unsigned char old_id;
	unsigned long flags;

2024
	if (acpi_ioapic)
2025
		return;
2026 2027 2028 2029
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2030 2031
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2032
		return;
L
Linus Torvalds 已提交
2033 2034 2035 2036
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2037
	phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
2038 2039 2040 2041

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2042
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2043 2044 2045

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2046
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2047
		spin_unlock_irqrestore(&ioapic_lock, flags);
2048

I
Ingo Molnar 已提交
2049
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2050

I
Ingo Molnar 已提交
2051
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2052
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2053
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2054 2055
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2056
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2057 2058 2059 2060 2061 2062 2063
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2064
		if (apic->check_apicid_used(phys_id_present_map,
I
Ingo Molnar 已提交
2065
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2066
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2067
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2068 2069 2070 2071 2072 2073 2074 2075
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2076
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2077 2078
		} else {
			physid_mask_t tmp;
2079
			tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2080 2081
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2082
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2083 2084 2085 2086 2087 2088 2089 2090
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2091
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2092
			for (i = 0; i < mp_irq_entries; i++)
2093 2094
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2095
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2096 2097 2098 2099

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2100
		 */
L
Linus Torvalds 已提交
2101 2102
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2103
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2104

I
Ingo Molnar 已提交
2105
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2106
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2107
		io_apic_write(apic_id, 0, reg_00.raw);
2108
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2109 2110 2111 2112 2113

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2114
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2115
		spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2116
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2117 2118 2119 2120 2121
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2122
#endif
L
Linus Torvalds 已提交
2123

2124
int no_timer_check __initdata;
2125 2126 2127 2128 2129 2130 2131 2132

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2133 2134 2135 2136 2137 2138 2139 2140
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2141
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2142 2143
{
	unsigned long t1 = jiffies;
2144
	unsigned long flags;
L
Linus Torvalds 已提交
2145

2146 2147 2148
	if (no_timer_check)
		return 1;

2149
	local_save_flags(flags);
L
Linus Torvalds 已提交
2150 2151 2152
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2153
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2154 2155 2156 2157 2158 2159 2160 2161

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2162 2163

	/* jiffies wrap? */
2164
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2191

2192
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2193 2194 2195
{
	int was_pending = 0;
	unsigned long flags;
2196
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2197 2198

	spin_lock_irqsave(&ioapic_lock, flags);
2199
	if (irq < nr_legacy_irqs) {
L
Linus Torvalds 已提交
2200 2201 2202 2203
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2204
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2205
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2206 2207 2208 2209 2210
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2211
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2212
{
2213 2214 2215 2216 2217

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2218
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2219
	spin_unlock_irqrestore(&vector_lock, flags);
2220 2221 2222

	return 1;
}
2223

2224 2225 2226 2227 2228 2229 2230 2231
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2232

2233
#ifdef CONFIG_SMP
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
static void send_cleanup_vector(struct irq_cfg *cfg)
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		cfg->move_cleanup_count = 0;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			cfg->move_cleanup_count++;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2254
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2255 2256 2257 2258 2259
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2260
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

2278 2279 2280
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
/*
 * Either sets desc->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
 * leaves desc->affinity untouched.
 */
static unsigned int
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
		return BAD_APICID;

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
		return BAD_APICID;

	cpumask_copy(desc->affinity, mask);

	return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
}

2305
static int
2306 2307 2308 2309 2310 2311
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2312
	int ret = -1;
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	dest = set_desc_affinity(desc, mask);
	if (dest != BAD_APICID) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
2323
		ret = 0;
2324 2325
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2326 2327

	return ret;
2328 2329
}

2330
static int
2331 2332 2333 2334 2335 2336
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2337
	return set_ioapic_affinity_irq_desc(desc, mask);
2338
}
2339

2340
#ifdef CONFIG_INTR_REMAP
2341

2342 2343 2344
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2345 2346
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2347
 *
2348 2349 2350 2351
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2352
 */
2353
static int
2354
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2355
{
2356 2357 2358
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2359
	unsigned int irq;
2360
	int ret = -1;
2361

2362
	if (!cpumask_intersects(mask, cpu_online_mask))
2363
		return ret;
2364

Y
Yinghai Lu 已提交
2365
	irq = desc->irq;
2366
	if (get_irte(irq, &irte))
2367
		return ret;
2368

Y
Yinghai Lu 已提交
2369 2370
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2371
		return ret;
2372

2373
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2374 2375 2376 2377 2378 2379 2380 2381 2382

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2383 2384
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2385

2386
	cpumask_copy(desc->affinity, mask);
2387 2388

	return 0;
2389 2390 2391 2392 2393
}

/*
 * Migrates the IRQ destination in the process context.
 */
2394
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2395
					    const struct cpumask *mask)
2396
{
2397
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2398
}
2399
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2400
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2401 2402 2403
{
	struct irq_desc *desc = irq_to_desc(irq);

2404
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2405
}
2406
#else
2407
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2408 2409
						   const struct cpumask *mask)
{
2410
	return 0;
2411
}
2412 2413 2414 2415 2416
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2417

2418 2419 2420 2421 2422 2423 2424
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2425
		unsigned int irr;
2426 2427 2428 2429
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2430 2431 2432
		if (irq == -1)
			continue;

2433 2434 2435 2436 2437 2438 2439 2440 2441
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

2442
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2443 2444
			goto unlock;

2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2457 2458 2459 2460 2461 2462 2463 2464 2465
		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

Y
Yinghai Lu 已提交
2466
static void irq_complete_move(struct irq_desc **descp)
2467
{
Y
Yinghai Lu 已提交
2468 2469
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2470 2471
	unsigned vector, me;

2472
	if (likely(!cfg->move_in_progress))
2473 2474 2475 2476
		return;

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
2477

2478
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2479
		send_cleanup_vector(cfg);
2480 2481
}
#else
Y
Yinghai Lu 已提交
2482
static inline void irq_complete_move(struct irq_desc **descp) {}
2483
#endif
Y
Yinghai Lu 已提交
2484

2485 2486
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2487 2488 2489
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2490 2491 2492 2493
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2494 2495
atomic_t irq_mis_count;

2496 2497
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2498
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2499 2500
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2501
	struct irq_cfg *cfg;
2502
	int do_unmask_irq = 0;
2503

Y
Yinghai Lu 已提交
2504
	irq_complete_move(&desc);
2505
#ifdef CONFIG_GENERIC_PENDING_IRQ
2506
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2507
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2508
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2509
		mask_IO_APIC_irq_desc(desc);
2510
	}
2511 2512
#endif

Y
Yinghai Lu 已提交
2513
	/*
2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
	 */
Y
Yinghai Lu 已提交
2532 2533
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2534 2535
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2570 2571
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2572
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2573
		unmask_IO_APIC_irq_desc(desc);
2574
	}
2575

2576
	/* Tail end of version 0x11 I/O APIC bug workaround */
2577 2578 2579
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
Y
Yinghai Lu 已提交
2580 2581
		__mask_and_edge_IO_APIC_irq(cfg);
		__unmask_and_level_IO_APIC_irq(cfg);
2582 2583
		spin_unlock(&ioapic_lock);
	}
Y
Yinghai Lu 已提交
2584
}
2585

2586
#ifdef CONFIG_INTR_REMAP
2587 2588 2589 2590
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

2591 2592
	for_each_irq_pin(entry, cfg->irq_2_pin)
		io_apic_eoi(entry->apic, entry->pin);
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
}

static void
eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	__eoi_ioapic_irq(irq, cfg);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

2610 2611
static void ir_ack_apic_edge(unsigned int irq)
{
2612
	ack_APIC_irq();
2613 2614 2615 2616
}

static void ir_ack_apic_level(unsigned int irq)
{
2617 2618 2619 2620
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2621 2622 2623
}
#endif /* CONFIG_INTR_REMAP */

2624
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2625 2626 2627 2628 2629 2630
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2631
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2632
	.set_affinity	= set_ioapic_affinity_irq,
2633
#endif
2634
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2635 2636
};

2637
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2638 2639 2640 2641
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2642
#ifdef CONFIG_INTR_REMAP
2643 2644
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2645
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2646
	.set_affinity	= set_ir_ioapic_affinity_irq,
2647
#endif
2648 2649 2650
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2651 2652 2653 2654

static inline void init_IO_APIC_traps(void)
{
	int irq;
2655
	struct irq_desc *desc;
2656
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2669 2670 2671
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2672 2673 2674 2675 2676
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2677
			if (irq < nr_legacy_irqs)
L
Linus Torvalds 已提交
2678
				make_8259A_irq(irq);
2679
			else
L
Linus Torvalds 已提交
2680
				/* Strange. Oh, well.. */
2681
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2682 2683 2684 2685
		}
	}
}

2686 2687 2688
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2689

2690
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2691 2692 2693 2694
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2695
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2696 2697
}

2698
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2699
{
2700
	unsigned long v;
L
Linus Torvalds 已提交
2701

2702
	v = apic_read(APIC_LVT0);
2703
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2704
}
L
Linus Torvalds 已提交
2705

Y
Yinghai Lu 已提交
2706
static void ack_lapic_irq(unsigned int irq)
2707 2708 2709 2710
{
	ack_APIC_irq();
}

2711
static struct irq_chip lapic_chip __read_mostly = {
2712
	.name		= "local-APIC",
2713 2714
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2715
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2716 2717
};

Y
Yinghai Lu 已提交
2718
static void lapic_register_intr(int irq, struct irq_desc *desc)
2719
{
2720
	desc->status &= ~IRQ_LEVEL;
2721 2722 2723 2724
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2725
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2726 2727
{
	/*
2728
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2729 2730 2731 2732 2733 2734
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2735
	 */
L
Linus Torvalds 已提交
2736 2737
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2738
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2750
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2751
{
2752
	int apic, pin, i;
L
Linus Torvalds 已提交
2753 2754 2755
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2756
	pin  = find_isa_irq_pin(8, mp_INT);
2757 2758 2759 2760
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2761
	apic = find_isa_irq_apic(8, mp_INT);
2762 2763
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2764
		return;
2765
	}
L
Linus Torvalds 已提交
2766

2767
	entry0 = ioapic_read_entry(apic, pin);
2768
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2769 2770 2771 2772 2773

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2774
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2775 2776 2777 2778 2779
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2780
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2797
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2798

2799
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2800 2801
}

Y
Yinghai Lu 已提交
2802
static int disable_timer_pin_1 __initdata;
2803
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2804
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2805 2806 2807 2808
{
	disable_timer_pin_1 = 1;
	return 0;
}
2809
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2810 2811 2812

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2813 2814 2815 2816 2817
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2818 2819
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2820
 */
2821
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2822
{
Y
Yinghai Lu 已提交
2823 2824
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2825
	int node = cpu_to_node(boot_cpu_id);
2826
	int apic1, pin1, apic2, pin2;
2827
	unsigned long flags;
2828
	int no_pin1 = 0;
2829 2830

	local_irq_save(flags);
2831

L
Linus Torvalds 已提交
2832 2833 2834 2835
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2836
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2837 2838

	/*
2839 2840 2841 2842 2843 2844 2845
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2846
	 */
2847
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2848
	init_8259A(1);
2849
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2850 2851 2852 2853 2854 2855 2856
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2857
#endif
L
Linus Torvalds 已提交
2858

2859 2860 2861 2862
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2863

2864 2865
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2866
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2867

2868 2869 2870 2871 2872 2873 2874 2875
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2876 2877
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2878 2879 2880 2881 2882 2883 2884 2885
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2886 2887 2888 2889
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2890
		if (no_pin1) {
2891
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2892
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
2903
		}
L
Linus Torvalds 已提交
2904 2905 2906 2907 2908
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2909 2910
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2911
			goto out;
L
Linus Torvalds 已提交
2912
		}
2913 2914
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2915
		local_irq_disable();
2916
		clear_IO_APIC_pin(apic1, pin1);
2917
		if (!no_pin1)
2918 2919
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2920

2921 2922 2923 2924
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2925 2926 2927
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2928
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2929
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2930
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2931
		if (timer_irq_works()) {
2932
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2933
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2934
			if (nmi_watchdog == NMI_IO_APIC) {
2935
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2936
				setup_nmi();
2937
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2938
			}
2939
			goto out;
L
Linus Torvalds 已提交
2940 2941 2942 2943
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2944
		local_irq_disable();
2945
		disable_8259A_irq(0);
2946
		clear_IO_APIC_pin(apic2, pin2);
2947
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2948 2949 2950
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2951 2952
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2953
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2954
	}
2955
#ifdef CONFIG_X86_32
2956
	timer_ack = 0;
2957
#endif
L
Linus Torvalds 已提交
2958

2959 2960
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2961

Y
Yinghai Lu 已提交
2962
	lapic_register_intr(0, desc);
2963
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2964 2965 2966
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2967
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2968
		goto out;
L
Linus Torvalds 已提交
2969
	}
Y
Yinghai Lu 已提交
2970
	local_irq_disable();
2971
	disable_8259A_irq(0);
2972
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2973
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2974

2975 2976
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2977 2978 2979

	init_8259A(0);
	make_8259A_irq(0);
2980
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2981 2982 2983 2984

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2985
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2986
		goto out;
L
Linus Torvalds 已提交
2987
	}
Y
Yinghai Lu 已提交
2988
	local_irq_disable();
2989
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2990
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2991
		"report.  Then try booting with the 'noapic' option.\n");
2992 2993
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2994 2995 2996
}

/*
2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3012
 */
3013
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3014 3015 3016

void __init setup_IO_APIC(void)
{
3017 3018 3019 3020

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3021
	io_apic_irqs = nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3022

3023
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3024
	/*
3025 3026
         * Set up IO-APIC IRQ routing.
         */
3027 3028
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3029 3030 3031
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3032 3033
	if (nr_legacy_irqs)
		check_timer();
L
Linus Torvalds 已提交
3034 3035 3036
}

/*
3037 3038
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3039
 */
3040

L
Linus Torvalds 已提交
3041 3042
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3043 3044 3045
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3046 3047 3048 3049 3050 3051 3052 3053
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3054
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3055

3056
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3057 3058 3059 3060
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3061

L
Linus Torvalds 已提交
3062 3063
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3064 3065
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3077

L
Linus Torvalds 已提交
3078 3079 3080 3081 3082
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3083 3084
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3085 3086 3087
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3088
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3089
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3090 3091 3092 3093 3094

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3095
	.name = "ioapic",
L
Linus Torvalds 已提交
3096 3097 3098 3099 3100 3101
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3102 3103
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3104 3105 3106 3107 3108

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3109
	for (i = 0; i < nr_ioapics; i++ ) {
3110
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3111
			* sizeof(struct IO_APIC_route_entry);
3112
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3113 3114 3115 3116 3117
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3118
		dev->id = i;
L
Linus Torvalds 已提交
3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3134
/*
3135
 * Dynamic irq allocate and deallocation
3136
 */
3137
unsigned int create_irq_nr(unsigned int irq_want, int node)
3138
{
3139
	/* Allocate an unused irq */
3140 3141
	unsigned int irq;
	unsigned int new;
3142
	unsigned long flags;
3143 3144
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3145 3146

	irq = 0;
3147 3148 3149
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3150
	spin_lock_irqsave(&vector_lock, flags);
3151
	for (new = irq_want; new < nr_irqs; new++) {
3152
		desc_new = irq_to_desc_alloc_node(new, node);
3153 3154
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3155
			continue;
3156 3157 3158 3159
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3160
			continue;
3161

3162
		desc_new = move_irq_desc(desc_new, node);
3163

3164
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3165 3166 3167 3168
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3169

Y
Yinghai Lu 已提交
3170
	if (irq > 0) {
3171
		dynamic_irq_init(irq);
3172 3173 3174
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3175 3176 3177 3178
	}
	return irq;
}

Y
Yinghai Lu 已提交
3179 3180
int create_irq(void)
{
3181
	int node = cpu_to_node(boot_cpu_id);
3182
	unsigned int irq_want;
3183 3184
	int irq;

3185
	irq_want = nr_irqs_gsi;
3186
	irq = create_irq_nr(irq_want, node);
3187 3188 3189 3190 3191

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3192 3193
}

3194 3195 3196
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3197 3198
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3199

3200 3201 3202
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3203
	dynamic_irq_cleanup(irq);
3204
	/* connect back irq_cfg */
3205
	desc->chip_data = cfg;
3206

3207
	free_irte(irq);
3208
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3209
	__clear_irq_vector(irq, cfg);
3210 3211 3212
	spin_unlock_irqrestore(&vector_lock, flags);
}

3213
/*
S
Simon Arlott 已提交
3214
 * MSI message composition
3215 3216
 */
#ifdef CONFIG_PCI_MSI
3217
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3218
{
3219 3220
	struct irq_cfg *cfg;
	int err;
3221 3222
	unsigned dest;

J
Jan Beulich 已提交
3223 3224 3225
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3226
	cfg = irq_cfg(irq);
3227
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3228 3229
	if (err)
		return err;
3230

3231
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3232

3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3244
		irte.dst_mode = apic->irq_dest_mode;
3245
		irte.trigger_mode = 0; /* edge */
3246
		irte.dlvry_mode = apic->irq_delivery_mode;
3247 3248 3249
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

3250 3251 3252
		/* Set source-id of interrupt request */
		set_msi_sid(&irte, pdev);

3253 3254 3255 3256 3257 3258 3259 3260
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3261
	} else {
3262 3263 3264 3265 3266 3267
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3268 3269
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3270
			((apic->irq_dest_mode == 0) ?
3271 3272
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3273
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3274 3275 3276
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3277

3278 3279 3280
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3281
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3282 3283 3284 3285
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3286
	return err;
3287 3288
}

3289
#ifdef CONFIG_SMP
3290
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3291
{
Y
Yinghai Lu 已提交
3292
	struct irq_desc *desc = irq_to_desc(irq);
3293
	struct irq_cfg *cfg;
3294 3295 3296
	struct msi_msg msg;
	unsigned int dest;

3297 3298
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3299
		return -1;
3300

Y
Yinghai Lu 已提交
3301
	cfg = desc->chip_data;
3302

Y
Yinghai Lu 已提交
3303
	read_msi_msg_desc(desc, &msg);
3304 3305

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3306
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3307 3308 3309
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3310
	write_msi_msg_desc(desc, &msg);
3311 3312

	return 0;
3313
}
3314 3315 3316 3317 3318
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3319
static int
3320
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3321
{
Y
Yinghai Lu 已提交
3322
	struct irq_desc *desc = irq_to_desc(irq);
3323
	struct irq_cfg *cfg = desc->chip_data;
3324 3325 3326 3327
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3328
		return -1;
3329

3330 3331
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3332
		return -1;
3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3347 3348
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3349 3350

	return 0;
3351
}
Y
Yinghai Lu 已提交
3352

3353
#endif
3354
#endif /* CONFIG_SMP */
3355

3356 3357 3358 3359 3360 3361 3362 3363
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3364
	.ack		= ack_apic_edge,
3365 3366 3367 3368
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3369 3370
};

3371 3372 3373 3374
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3375
#ifdef CONFIG_INTR_REMAP
3376
	.ack		= ir_ack_apic_edge,
3377 3378
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3379
#endif
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3405
		       pci_name(dev));
3406 3407 3408 3409
		return -ENOSPC;
	}
	return index;
}
3410

Y
Yinghai Lu 已提交
3411
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3412 3413 3414 3415 3416 3417 3418 3419
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3420
	set_irq_msi(irq, msidesc);
3421 3422
	write_msi_msg(irq, &msg);

3423 3424 3425 3426 3427 3428 3429 3430 3431
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3432

Y
Yinghai Lu 已提交
3433 3434
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3435 3436 3437
	return 0;
}

3438 3439
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3440 3441
	unsigned int irq;
	int ret, sub_handle;
3442
	struct msi_desc *msidesc;
3443
	unsigned int irq_want;
3444
	struct intel_iommu *iommu = NULL;
3445
	int index = 0;
3446
	int node;
3447

3448 3449 3450 3451
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3452
	node = dev_to_node(&dev->dev);
3453
	irq_want = nr_irqs_gsi;
3454
	sub_handle = 0;
3455
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3456
		irq = create_irq_nr(irq_want, node);
3457 3458
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3459
		irq_want = irq + 1;
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3487
		ret = setup_msi_irq(dev, msidesc, irq);
3488 3489 3490 3491 3492
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3493 3494

error:
3495 3496
	destroy_irq(irq);
	return ret;
3497 3498
}

3499 3500
void arch_teardown_msi_irq(unsigned int irq)
{
3501
	destroy_irq(irq);
3502 3503
}

3504
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3505
#ifdef CONFIG_SMP
3506
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3507
{
Y
Yinghai Lu 已提交
3508
	struct irq_desc *desc = irq_to_desc(irq);
3509 3510 3511 3512
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3513 3514
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3515
		return -1;
3516

Y
Yinghai Lu 已提交
3517
	cfg = desc->chip_data;
3518 3519 3520 3521 3522 3523 3524 3525 3526

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3527 3528

	return 0;
3529
}
Y
Yinghai Lu 已提交
3530

3531 3532
#endif /* CONFIG_SMP */

3533
static struct irq_chip dmar_msi_type = {
3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3548

3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3559 3560 3561
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3562
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3563
{
Y
Yinghai Lu 已提交
3564
	struct irq_desc *desc = irq_to_desc(irq);
3565 3566 3567 3568
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3569 3570
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3571
		return -1;
3572

Y
Yinghai Lu 已提交
3573
	cfg = desc->chip_data;
3574 3575 3576 3577 3578 3579 3580 3581 3582

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3583 3584

	return 0;
3585
}
Y
Yinghai Lu 已提交
3586

3587 3588
#endif /* CONFIG_SMP */

3589
static struct irq_chip hpet_msi_type = {
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3604
	struct irq_desc *desc = irq_to_desc(irq);
3605 3606 3607 3608 3609 3610

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3611
	desc->status |= IRQ_MOVE_PCNTXT;
3612 3613
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3614

3615 3616 3617 3618
	return 0;
}
#endif

3619
#endif /* CONFIG_PCI_MSI */
3620 3621 3622 3623 3624 3625 3626
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3627
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3628
{
3629 3630
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3631

3632
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3633
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3634

3635
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3636
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3637

3638
	write_ht_irq_msg(irq, &msg);
3639 3640
}

3641
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3642
{
Y
Yinghai Lu 已提交
3643
	struct irq_desc *desc = irq_to_desc(irq);
3644
	struct irq_cfg *cfg;
3645 3646
	unsigned int dest;

3647 3648
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3649
		return -1;
3650

Y
Yinghai Lu 已提交
3651
	cfg = desc->chip_data;
3652

3653
	target_ht_irq(irq, dest, cfg->vector);
3654 3655

	return 0;
3656
}
Y
Yinghai Lu 已提交
3657

3658 3659
#endif

3660
static struct irq_chip ht_irq_chip = {
3661 3662 3663
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3664
	.ack		= ack_apic_edge,
3665 3666 3667 3668 3669 3670 3671 3672
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3673 3674
	struct irq_cfg *cfg;
	int err;
3675

J
Jan Beulich 已提交
3676 3677 3678
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3679
	cfg = irq_cfg(irq);
3680
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3681
	if (!err) {
3682
		struct ht_irq_msg msg;
3683 3684
		unsigned dest;

3685 3686
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3687

3688
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3689

3690 3691
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3692
			HT_IRQ_LOW_DEST_ID(dest) |
3693
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3694
			((apic->irq_dest_mode == 0) ?
3695 3696 3697
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3698
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3699 3700 3701 3702
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3703
		write_ht_irq_msg(irq, &msg);
3704

3705 3706
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3707 3708

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3709
	}
3710
	return err;
3711 3712 3713
}
#endif /* CONFIG_HT_IRQ */

N
Nick Piggin 已提交
3714
#ifdef CONFIG_X86_UV
3715 3716 3717 3718 3719 3720 3721
/*
 * Re-target the irq to the specified CPU and enable the specified MMR located
 * on the specified blade to allow the sending of MSIs to the specified CPU.
 */
int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
		       unsigned long mmr_offset)
{
3722
	const struct cpumask *eligible_cpu = cpumask_of(cpu);
3723 3724 3725 3726 3727 3728 3729
	struct irq_cfg *cfg;
	int mmr_pnode;
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	unsigned long flags;
	int err;

3730 3731
	BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

Y
Yinghai Lu 已提交
3732 3733
	cfg = irq_cfg(irq);

3734
	err = assign_irq_vector(irq, cfg, eligible_cpu);
3735 3736 3737 3738 3739 3740 3741 3742 3743 3744
	if (err != 0)
		return err;

	spin_lock_irqsave(&vector_lock, flags);
	set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
				      irq_name);
	spin_unlock_irqrestore(&vector_lock, flags);

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3745 3746 3747 3748 3749 3750 3751
	entry->vector		= cfg->vector;
	entry->delivery_mode	= apic->irq_delivery_mode;
	entry->dest_mode	= apic->irq_dest_mode;
	entry->polarity		= 0;
	entry->trigger		= 0;
	entry->mask		= 0;
	entry->dest		= apic->cpu_mask_to_apicid(eligible_cpu);
3752 3753 3754 3755

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);

3756 3757 3758
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);

3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
	return irq;
}

/*
 * Disable the specified MMR located on the specified blade so that MSIs are
 * longer allowed to be sent.
 */
void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
{
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	int mmr_pnode;

3772 3773
	BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

3774 3775 3776 3777 3778 3779 3780 3781 3782
	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	entry->mask = 1;

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
}
#endif /* CONFIG_X86_64 */

3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3795
void __init probe_nr_irqs_gsi(void)
3796
{
3797 3798
	int nr = 0;

3799 3800
	nr = acpi_probe_gsi();
	if (nr > nr_irqs_gsi) {
3801
		nr_irqs_gsi = nr;
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
	} else {
		/* for acpi=off or acpi is not compiled in */
		int idx;

		nr = 0;
		for (idx = 0; idx < nr_ioapics; idx++)
			nr += io_apic_get_redir_entries(idx) + 1;

		if (nr > nr_irqs_gsi)
			nr_irqs_gsi = nr;
	}

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3815 3816
}

Y
Yinghai Lu 已提交
3817 3818 3819 3820 3821
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3822 3823
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3824

Y
Yinghai Lu 已提交
3825 3826 3827 3828 3829 3830 3831 3832
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3833 3834 3835 3836 3837 3838
		nr_irqs = nr;

	return 0;
}
#endif

3839 3840
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3841 3842 3843 3844
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3845 3846
	int ioapic, pin;
	int trigger, polarity;
3847

3848
	ioapic = irq_attr->ioapic;
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
		node = cpu_to_node(boot_cpu_id);

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3866 3867 3868 3869
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3870 3871 3872
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3873
	if (irq >= nr_legacy_irqs) {
3874
		cfg = desc->chip_data;
3875 3876 3877 3878 3879
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3880 3881
	}

3882
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3883 3884 3885 3886

	return 0;
}

3887 3888
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3889
{
3890
	int ioapic, pin;
3891 3892 3893 3894 3895
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3896 3897
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3898 3899 3900 3901 3902 3903 3904
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3905
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3906 3907
}

3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3919

3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3930

3931
#ifdef CONFIG_X86_32
3932
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3933 3934 3935 3936 3937 3938 3939 3940
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3941 3942
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3943
	 * supports up to 16 on one shared APIC bus.
3944
	 *
L
Linus Torvalds 已提交
3945 3946 3947 3948 3949
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3950
		apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3963
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3964 3965
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3966
	if (apic->check_apicid_used(apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3967 3968

		for (i = 0; i < get_physical_broadcast(); i++) {
3969
			if (!apic->check_apicid_used(apic_id_map, i))
L
Linus Torvalds 已提交
3970 3971 3972 3973 3974 3975 3976 3977 3978 3979
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3980
	}
L
Linus Torvalds 已提交
3981

3982
	tmp = apic->apicid_to_cpu_present(apic_id);
L
Linus Torvalds 已提交
3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3994 3995 3996 3997
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3998 3999 4000 4001 4002 4003 4004
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4005
#endif
L
Linus Torvalds 已提交
4006

4007
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}

4019 4020 4021 4022 4023 4024 4025 4026
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
4027 4028
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
4029 4030 4031 4032 4033 4034 4035 4036 4037
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

4038 4039 4040
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4041
 * so mask in all cases should simply be apic->target_cpus()
4042 4043 4044 4045
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
4046
	int pin, ioapic = 0, irq, irq_entry;
4047
	struct irq_desc *desc;
4048
	const struct cpumask *mask;
4049 4050 4051 4052

	if (skip_ioapic_setup == 1)
		return;

4053 4054 4055 4056 4057 4058 4059
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		ioapic = mp_find_ioapic(0);
		if (ioapic < 0)
			ioapic = 0;
	}
#endif
4060

4061 4062 4063 4064 4065
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4066

4067
		desc = irq_to_desc(irq);
4068

4069 4070 4071 4072 4073 4074 4075 4076
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4077

4078 4079 4080 4081
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4082
	}
4083

4084 4085 4086
}
#endif

4087 4088 4089 4090
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4091
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4107
	mem += sizeof(struct resource) * nr_ioapics;
4108

4109 4110 4111 4112 4113
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
		sprintf(mem,  "IOAPIC %u", i);
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4114 4115 4116 4117 4118 4119 4120
	}

	ioapic_resources = res;

	return res;
}

4121 4122 4123
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4124
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4125
	int i;
4126

4127
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4128 4129
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4130
			ioapic_phys = mp_ioapics[i].apicaddr;
4131
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4132 4133 4134 4135 4136 4137 4138 4139 4140
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4141
#endif
4142
		} else {
4143
#ifdef CONFIG_X86_32
4144
fake_ioapic_page:
4145
#endif
4146
			ioapic_phys = (unsigned long)
4147
				alloc_bootmem_pages(PAGE_SIZE);
4148 4149 4150
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4151 4152 4153
		apic_printk(APIC_VERBOSE,
			    "mapped IOAPIC to %08lx (%08lx)\n",
			    __fix_to_virt(idx), ioapic_phys);
4154
		idx++;
4155

4156 4157 4158
		ioapic_res->start = ioapic_phys;
		ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
		ioapic_res++;
4159 4160 4161
	}
}

4162
void __init ioapic_insert_resources(void)
4163 4164 4165 4166 4167
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4168
		if (nr_ioapics > 0)
4169 4170
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4171
		return;
4172 4173 4174 4175 4176 4177 4178
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189

int mp_find_ioapic(int gsi)
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4190

4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

int mp_find_ioapic_pin(int ioapic, int gsi)
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4217 4218 4219
	return 0;
}

4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
	mp_gsi_routing[idx].gsi_base = gsi_base;
	mp_gsi_routing[idx].gsi_end = gsi_base +
	    io_apic_get_redir_entries(idx);

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}