“6451956a24963d3eb1655fd039762ae42ac48da7”上不存在“drivers/spi/spi-pxa2xx.c”
spi-pxa2xx.c 33.1 KB
Newer Older
1 2
/*
 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3
 * Copyright (C) 2013, Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
#include <linux/ioport.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
27
#include <linux/spi/pxa2xx_spi.h>
28 29 30
#include <linux/spi/spi.h>
#include <linux/workqueue.h>
#include <linux/delay.h>
31
#include <linux/gpio.h>
32
#include <linux/slab.h>
33
#include <linux/clk.h>
34
#include <linux/pm_runtime.h>
35 36 37 38 39

#include <asm/io.h>
#include <asm/irq.h>
#include <asm/delay.h>

40
#include "spi-pxa2xx.h"
41 42

MODULE_AUTHOR("Stephen Street");
W
Will Newton 已提交
43
MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
44
MODULE_LICENSE("GPL");
45
MODULE_ALIAS("platform:pxa2xx-spi");
46 47 48

#define MAX_BUSES 3

49 50
#define TIMOUT_DFLT		1000

51 52 53 54 55 56 57 58
/*
 * for testing SSCR1 changes that require SSP restart, basically
 * everything except the service and interrupt enables, the pxa270 developer
 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
 * list, but the PXA255 dev man says all bits without really meaning the
 * service and interrupt enables
 */
#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
59
				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
60 61 62 63
				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
64

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
#define LPSS_RX_THRESH_DFLT	64
#define LPSS_TX_LOTHRESH_DFLT	160
#define LPSS_TX_HITHRESH_DFLT	224

/* Offset from drv_data->lpss_base */
#define SPI_CS_CONTROL		0x18
#define SPI_CS_CONTROL_SW_MODE	BIT(0)
#define SPI_CS_CONTROL_CS_HIGH	BIT(1)

static bool is_lpss_ssp(const struct driver_data *drv_data)
{
	return drv_data->ssp_type == LPSS_SSP;
}

/*
 * Read and write LPSS SSP private registers. Caller must first check that
 * is_lpss_ssp() returns true before these can be called.
 */
static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
{
	WARN_ON(!drv_data->lpss_base);
	return readl(drv_data->lpss_base + offset);
}

static void __lpss_ssp_write_priv(struct driver_data *drv_data,
				  unsigned offset, u32 value)
{
	WARN_ON(!drv_data->lpss_base);
	writel(value, drv_data->lpss_base + offset);
}

/*
 * lpss_ssp_setup - perform LPSS SSP specific setup
 * @drv_data: pointer to the driver private data
 *
 * Perform LPSS SSP specific setup. This function must be called first if
 * one is going to use LPSS SSP private registers.
 */
static void lpss_ssp_setup(struct driver_data *drv_data)
{
	unsigned offset = 0x400;
	u32 value, orig;

	if (!is_lpss_ssp(drv_data))
		return;

	/*
	 * Perform auto-detection of the LPSS SSP private registers. They
	 * can be either at 1k or 2k offset from the base address.
	 */
	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);

	value = orig | SPI_CS_CONTROL_SW_MODE;
	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
	if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
		offset = 0x800;
		goto detection_done;
	}

	value &= ~SPI_CS_CONTROL_SW_MODE;
	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
	if (value != orig) {
		offset = 0x800;
		goto detection_done;
	}

detection_done:
	/* Now set the LPSS base */
	drv_data->lpss_base = drv_data->ioaddr + offset;

	/* Enable software chip select control */
	value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
}

static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
{
	u32 value;

	if (!is_lpss_ssp(drv_data))
		return;

	value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
	if (enable)
		value &= ~SPI_CS_CONTROL_CS_HIGH;
	else
		value |= SPI_CS_CONTROL_CS_HIGH;
	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
}

157 158 159 160
static void cs_assert(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

161 162 163 164 165
	if (drv_data->ssp_type == CE4100_SSP) {
		write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
		return;
	}

166 167 168 169 170
	if (chip->cs_control) {
		chip->cs_control(PXA2XX_CS_ASSERT);
		return;
	}

171
	if (gpio_is_valid(chip->gpio_cs)) {
172
		gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
173 174 175 176
		return;
	}

	lpss_ssp_cs_control(drv_data, true);
177 178 179 180 181 182
}

static void cs_deassert(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

183 184 185
	if (drv_data->ssp_type == CE4100_SSP)
		return;

186
	if (chip->cs_control) {
187
		chip->cs_control(PXA2XX_CS_DEASSERT);
188 189 190
		return;
	}

191
	if (gpio_is_valid(chip->gpio_cs)) {
192
		gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
193 194 195 196
		return;
	}

	lpss_ssp_cs_control(drv_data, false);
197 198
}

199
int pxa2xx_spi_flush(struct driver_data *drv_data)
200 201 202
{
	unsigned long limit = loops_per_jiffy << 1;

D
David Brownell 已提交
203
	void __iomem *reg = drv_data->ioaddr;
204 205 206 207 208

	do {
		while (read_SSSR(reg) & SSSR_RNE) {
			read_SSDR(reg);
		}
R
Roel Kluin 已提交
209
	} while ((read_SSSR(reg) & SSSR_BSY) && --limit);
210
	write_SSSR_CS(drv_data, SSSR_ROR);
211 212 213 214

	return limit;
}

215
static int null_writer(struct driver_data *drv_data)
216
{
D
David Brownell 已提交
217
	void __iomem *reg = drv_data->ioaddr;
218
	u8 n_bytes = drv_data->n_bytes;
219

220
	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
221 222 223 224 225 226 227
		|| (drv_data->tx == drv_data->tx_end))
		return 0;

	write_SSDR(0, reg);
	drv_data->tx += n_bytes;

	return 1;
228 229
}

230
static int null_reader(struct driver_data *drv_data)
231
{
D
David Brownell 已提交
232
	void __iomem *reg = drv_data->ioaddr;
233
	u8 n_bytes = drv_data->n_bytes;
234 235

	while ((read_SSSR(reg) & SSSR_RNE)
236
		&& (drv_data->rx < drv_data->rx_end)) {
237 238 239
		read_SSDR(reg);
		drv_data->rx += n_bytes;
	}
240 241

	return drv_data->rx == drv_data->rx_end;
242 243
}

244
static int u8_writer(struct driver_data *drv_data)
245
{
D
David Brownell 已提交
246
	void __iomem *reg = drv_data->ioaddr;
247

248
	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
249 250 251 252 253 254 255
		|| (drv_data->tx == drv_data->tx_end))
		return 0;

	write_SSDR(*(u8 *)(drv_data->tx), reg);
	++drv_data->tx;

	return 1;
256 257
}

258
static int u8_reader(struct driver_data *drv_data)
259
{
D
David Brownell 已提交
260
	void __iomem *reg = drv_data->ioaddr;
261 262

	while ((read_SSSR(reg) & SSSR_RNE)
263
		&& (drv_data->rx < drv_data->rx_end)) {
264 265 266
		*(u8 *)(drv_data->rx) = read_SSDR(reg);
		++drv_data->rx;
	}
267 268

	return drv_data->rx == drv_data->rx_end;
269 270
}

271
static int u16_writer(struct driver_data *drv_data)
272
{
D
David Brownell 已提交
273
	void __iomem *reg = drv_data->ioaddr;
274

275
	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
276 277 278 279 280 281 282
		|| (drv_data->tx == drv_data->tx_end))
		return 0;

	write_SSDR(*(u16 *)(drv_data->tx), reg);
	drv_data->tx += 2;

	return 1;
283 284
}

285
static int u16_reader(struct driver_data *drv_data)
286
{
D
David Brownell 已提交
287
	void __iomem *reg = drv_data->ioaddr;
288 289

	while ((read_SSSR(reg) & SSSR_RNE)
290
		&& (drv_data->rx < drv_data->rx_end)) {
291 292 293
		*(u16 *)(drv_data->rx) = read_SSDR(reg);
		drv_data->rx += 2;
	}
294 295

	return drv_data->rx == drv_data->rx_end;
296
}
297 298

static int u32_writer(struct driver_data *drv_data)
299
{
D
David Brownell 已提交
300
	void __iomem *reg = drv_data->ioaddr;
301

302
	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
303 304 305 306 307 308 309
		|| (drv_data->tx == drv_data->tx_end))
		return 0;

	write_SSDR(*(u32 *)(drv_data->tx), reg);
	drv_data->tx += 4;

	return 1;
310 311
}

312
static int u32_reader(struct driver_data *drv_data)
313
{
D
David Brownell 已提交
314
	void __iomem *reg = drv_data->ioaddr;
315 316

	while ((read_SSSR(reg) & SSSR_RNE)
317
		&& (drv_data->rx < drv_data->rx_end)) {
318 319 320
		*(u32 *)(drv_data->rx) = read_SSDR(reg);
		drv_data->rx += 4;
	}
321 322

	return drv_data->rx == drv_data->rx_end;
323 324
}

325
void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
{
	struct spi_message *msg = drv_data->cur_msg;
	struct spi_transfer *trans = drv_data->cur_transfer;

	/* Move to next transfer */
	if (trans->transfer_list.next != &msg->transfers) {
		drv_data->cur_transfer =
			list_entry(trans->transfer_list.next,
					struct spi_transfer,
					transfer_list);
		return RUNNING_STATE;
	} else
		return DONE_STATE;
}

/* caller already set message->status; dma and pio irqs are blocked */
S
Stephen Street 已提交
342
static void giveback(struct driver_data *drv_data)
343 344
{
	struct spi_transfer* last_transfer;
S
Stephen Street 已提交
345
	struct spi_message *msg;
346

S
Stephen Street 已提交
347 348 349 350 351
	msg = drv_data->cur_msg;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;

	last_transfer = list_entry(msg->transfers.prev,
352 353 354
					struct spi_transfer,
					transfer_list);

N
Ned Forrester 已提交
355 356 357 358 359 360 361
	/* Delay if requested before any change in chip select */
	if (last_transfer->delay_usecs)
		udelay(last_transfer->delay_usecs);

	/* Drop chip select UNLESS cs_change is true or we are returning
	 * a message with an error, or next message is for another chip
	 */
362
	if (!last_transfer->cs_change)
363
		cs_deassert(drv_data);
N
Ned Forrester 已提交
364 365 366 367 368 369 370 371 372 373 374 375 376 377
	else {
		struct spi_message *next_msg;

		/* Holding of cs was hinted, but we need to make sure
		 * the next message is for the same chip.  Don't waste
		 * time with the following tests unless this was hinted.
		 *
		 * We cannot postpone this until pump_messages, because
		 * after calling msg->complete (below) the driver that
		 * sent the current message could be unloaded, which
		 * could invalidate the cs_control() callback...
		 */

		/* get a pointer to the next message, if any */
378
		next_msg = spi_get_next_queued_message(drv_data->master);
N
Ned Forrester 已提交
379 380 381 382 383 384 385

		/* see if the next and current messages point
		 * to the same chip
		 */
		if (next_msg && next_msg->spi != msg->spi)
			next_msg = NULL;
		if (!next_msg || msg->state == ERROR_STATE)
386
			cs_deassert(drv_data);
N
Ned Forrester 已提交
387
	}
388

389
	spi_finalize_current_message(drv_data->master);
390
	drv_data->cur_chip = NULL;
391 392
}

393 394 395 396 397 398 399 400 401 402 403 404
static void reset_sccr1(struct driver_data *drv_data)
{
	void __iomem *reg = drv_data->ioaddr;
	struct chip_data *chip = drv_data->cur_chip;
	u32 sccr1_reg;

	sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
	sccr1_reg &= ~SSCR1_RFT;
	sccr1_reg |= chip->threshold;
	write_SSCR1(sccr1_reg, reg);
}

405
static void int_error_stop(struct driver_data *drv_data, const char* msg)
406
{
D
David Brownell 已提交
407
	void __iomem *reg = drv_data->ioaddr;
408

409
	/* Stop and reset SSP */
410
	write_SSSR_CS(drv_data, drv_data->clear_sr);
411
	reset_sccr1(drv_data);
412
	if (!pxa25x_ssp_comp(drv_data))
413
		write_SSTO(0, reg);
414
	pxa2xx_spi_flush(drv_data);
415
	write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
416

417
	dev_err(&drv_data->pdev->dev, "%s\n", msg);
418

419 420 421
	drv_data->cur_msg->state = ERROR_STATE;
	tasklet_schedule(&drv_data->pump_transfers);
}
S
Stephen Street 已提交
422

423 424
static void int_transfer_complete(struct driver_data *drv_data)
{
D
David Brownell 已提交
425
	void __iomem *reg = drv_data->ioaddr;
426

427
	/* Stop SSP */
428
	write_SSSR_CS(drv_data, drv_data->clear_sr);
429
	reset_sccr1(drv_data);
430
	if (!pxa25x_ssp_comp(drv_data))
431
		write_SSTO(0, reg);
432

L
Lucas De Marchi 已提交
433
	/* Update total byte transferred return count actual bytes read */
434 435
	drv_data->cur_msg->actual_length += drv_data->len -
				(drv_data->rx_end - drv_data->rx);
436

N
Ned Forrester 已提交
437 438 439
	/* Transfer delays and chip select release are
	 * handled in pump_transfers or giveback
	 */
440

441
	/* Move to next transfer */
442
	drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
443

444 445 446
	/* Schedule transfer tasklet */
	tasklet_schedule(&drv_data->pump_transfers);
}
447

448 449
static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
{
D
David Brownell 已提交
450
	void __iomem *reg = drv_data->ioaddr;
451

452 453
	u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
			drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
454

455
	u32 irq_status = read_SSSR(reg) & irq_mask;
456

457 458 459 460
	if (irq_status & SSSR_ROR) {
		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
		return IRQ_HANDLED;
	}
461

462 463 464 465 466 467 468
	if (irq_status & SSSR_TINT) {
		write_SSSR(SSSR_TINT, reg);
		if (drv_data->read(drv_data)) {
			int_transfer_complete(drv_data);
			return IRQ_HANDLED;
		}
	}
469

470 471 472 473 474 475 476
	/* Drain rx fifo, Fill tx fifo and prevent overruns */
	do {
		if (drv_data->read(drv_data)) {
			int_transfer_complete(drv_data);
			return IRQ_HANDLED;
		}
	} while (drv_data->write(drv_data));
477

478 479 480 481
	if (drv_data->read(drv_data)) {
		int_transfer_complete(drv_data);
		return IRQ_HANDLED;
	}
482

483
	if (drv_data->tx == drv_data->tx_end) {
484 485 486 487 488 489 490 491
		u32 bytes_left;
		u32 sccr1_reg;

		sccr1_reg = read_SSCR1(reg);
		sccr1_reg &= ~SSCR1_TIE;

		/*
		 * PXA25x_SSP has no timeout, set up rx threshould for the
L
Lucas De Marchi 已提交
492
		 * remaining RX bytes.
493
		 */
494
		if (pxa25x_ssp_comp(drv_data)) {
495 496 497 498 499 500 501 502 503

			sccr1_reg &= ~SSCR1_RFT;

			bytes_left = drv_data->rx_end - drv_data->rx;
			switch (drv_data->n_bytes) {
			case 4:
				bytes_left >>= 1;
			case 2:
				bytes_left >>= 1;
504
			}
505 506 507 508 509

			if (bytes_left > RX_THRESH_DFLT)
				bytes_left = RX_THRESH_DFLT;

			sccr1_reg |= SSCR1_RxTresh(bytes_left);
510
		}
511
		write_SSCR1(sccr1_reg, reg);
512 513
	}

S
Stephen Street 已提交
514 515
	/* We did something */
	return IRQ_HANDLED;
516 517
}

518
static irqreturn_t ssp_int(int irq, void *dev_id)
519
{
520
	struct driver_data *drv_data = dev_id;
D
David Brownell 已提交
521
	void __iomem *reg = drv_data->ioaddr;
522
	u32 sccr1_reg;
523 524 525
	u32 mask = drv_data->mask_sr;
	u32 status;

526 527 528 529 530 531 532 533 534 535
	/*
	 * The IRQ might be shared with other peripherals so we must first
	 * check that are we RPM suspended or not. If we are we assume that
	 * the IRQ was not for us (we shouldn't be RPM suspended when the
	 * interrupt is enabled).
	 */
	if (pm_runtime_suspended(&drv_data->pdev->dev))
		return IRQ_NONE;

	sccr1_reg = read_SSCR1(reg);
536 537 538 539 540 541 542 543
	status = read_SSSR(reg);

	/* Ignore possible writes if we don't need to write */
	if (!(sccr1_reg & SSCR1_TIE))
		mask &= ~SSSR_TFS;

	if (!(status & mask))
		return IRQ_NONE;
544 545

	if (!drv_data->cur_msg) {
S
Stephen Street 已提交
546 547 548

		write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
		write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
549
		if (!pxa25x_ssp_comp(drv_data))
S
Stephen Street 已提交
550
			write_SSTO(0, reg);
551
		write_SSSR_CS(drv_data, drv_data->clear_sr);
S
Stephen Street 已提交
552

553
		dev_err(&drv_data->pdev->dev, "bad message state "
554
			"in interrupt handler\n");
S
Stephen Street 已提交
555

556 557 558 559 560 561 562
		/* Never fail */
		return IRQ_HANDLED;
	}

	return drv_data->transfer_handler(drv_data);
}

563
static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
564
{
565 566 567 568
	unsigned long ssp_clk = drv_data->max_clk_rate;
	const struct ssp_device *ssp = drv_data->ssp;

	rate = min_t(int, ssp_clk, rate);
569

570
	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
571 572 573 574 575
		return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
	else
		return ((ssp_clk / rate - 1) & 0xfff) << 8;
}

576 577 578 579 580 581 582
static void pump_transfers(unsigned long data)
{
	struct driver_data *drv_data = (struct driver_data *)data;
	struct spi_message *message = NULL;
	struct spi_transfer *transfer = NULL;
	struct spi_transfer *previous = NULL;
	struct chip_data *chip = NULL;
D
David Brownell 已提交
583
	void __iomem *reg = drv_data->ioaddr;
584 585 586 587
	u32 clk_div = 0;
	u8 bits = 0;
	u32 speed = 0;
	u32 cr0;
588 589 590
	u32 cr1;
	u32 dma_thresh = drv_data->cur_chip->dma_threshold;
	u32 dma_burst = drv_data->cur_chip->dma_burst_size;
591 592 593 594 595 596 597 598 599

	/* Get current state information */
	message = drv_data->cur_msg;
	transfer = drv_data->cur_transfer;
	chip = drv_data->cur_chip;

	/* Handle for abort */
	if (message->state == ERROR_STATE) {
		message->status = -EIO;
S
Stephen Street 已提交
600
		giveback(drv_data);
601 602 603 604 605 606
		return;
	}

	/* Handle end of message */
	if (message->state == DONE_STATE) {
		message->status = 0;
S
Stephen Street 已提交
607
		giveback(drv_data);
608 609 610
		return;
	}

N
Ned Forrester 已提交
611
	/* Delay if requested at end of transfer before CS change */
612 613 614 615 616 617
	if (message->state == RUNNING_STATE) {
		previous = list_entry(transfer->transfer_list.prev,
					struct spi_transfer,
					transfer_list);
		if (previous->delay_usecs)
			udelay(previous->delay_usecs);
N
Ned Forrester 已提交
618 619 620

		/* Drop chip select only if cs_change is requested */
		if (previous->cs_change)
621
			cs_deassert(drv_data);
622 623
	}

624 625
	/* Check if we can DMA this transfer */
	if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
N
Ned Forrester 已提交
626 627 628 629 630 631

		/* reject already-mapped transfers; PIO won't always work */
		if (message->is_dma_mapped
				|| transfer->rx_dma || transfer->tx_dma) {
			dev_err(&drv_data->pdev->dev,
				"pump_transfers: mapped transfer length "
M
Mike Rapoport 已提交
632
				"of %u is greater than %d\n",
N
Ned Forrester 已提交
633 634 635 636 637 638 639 640 641 642 643 644
				transfer->len, MAX_DMA_LEN);
			message->status = -EINVAL;
			giveback(drv_data);
			return;
		}

		/* warn ... we force this to PIO mode */
		if (printk_ratelimit())
			dev_warn(&message->spi->dev, "pump_transfers: "
				"DMA disabled for transfer length %ld "
				"greater than %d\n",
				(long)drv_data->len, MAX_DMA_LEN);
645 646
	}

647
	/* Setup the transfer state based on the type of transfer */
648
	if (pxa2xx_spi_flush(drv_data) == 0) {
649 650
		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
		message->status = -EIO;
S
Stephen Street 已提交
651
		giveback(drv_data);
652 653
		return;
	}
654
	drv_data->n_bytes = chip->n_bytes;
655 656 657 658 659 660
	drv_data->tx = (void *)transfer->tx_buf;
	drv_data->tx_end = drv_data->tx + transfer->len;
	drv_data->rx = transfer->rx_buf;
	drv_data->rx_end = drv_data->rx + transfer->len;
	drv_data->rx_dma = transfer->rx_dma;
	drv_data->tx_dma = transfer->tx_dma;
661
	drv_data->len = transfer->len;
662 663
	drv_data->write = drv_data->tx ? chip->write : null_writer;
	drv_data->read = drv_data->rx ? chip->read : null_reader;
664 665

	/* Change speed and bit per word on a per transfer */
666
	cr0 = chip->cr0;
667 668 669 670 671 672 673 674 675 676 677
	if (transfer->speed_hz || transfer->bits_per_word) {

		bits = chip->bits_per_word;
		speed = chip->speed_hz;

		if (transfer->speed_hz)
			speed = transfer->speed_hz;

		if (transfer->bits_per_word)
			bits = transfer->bits_per_word;

678
		clk_div = ssp_get_clk_div(drv_data, speed);
679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698

		if (bits <= 8) {
			drv_data->n_bytes = 1;
			drv_data->read = drv_data->read != null_reader ?
						u8_reader : null_reader;
			drv_data->write = drv_data->write != null_writer ?
						u8_writer : null_writer;
		} else if (bits <= 16) {
			drv_data->n_bytes = 2;
			drv_data->read = drv_data->read != null_reader ?
						u16_reader : null_reader;
			drv_data->write = drv_data->write != null_writer ?
						u16_writer : null_writer;
		} else if (bits <= 32) {
			drv_data->n_bytes = 4;
			drv_data->read = drv_data->read != null_reader ?
						u32_reader : null_reader;
			drv_data->write = drv_data->write != null_writer ?
						u32_writer : null_writer;
		}
699 700 701
		/* if bits/word is changed in dma mode, then must check the
		 * thresholds and burst also */
		if (chip->enable_dma) {
702 703
			if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
							message->spi,
704 705 706 707
							bits, &dma_burst,
							&dma_thresh))
				if (printk_ratelimit())
					dev_warn(&message->spi->dev,
N
Ned Forrester 已提交
708
						"pump_transfers: "
709 710 711
						"DMA burst size reduced to "
						"match bits_per_word\n");
		}
712 713 714

		cr0 = clk_div
			| SSCR0_Motorola
S
Stephen Street 已提交
715
			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
716 717 718 719
			| SSCR0_SSE
			| (bits > 16 ? SSCR0_EDSS : 0);
	}

720 721
	message->state = RUNNING_STATE;

N
Ned Forrester 已提交
722
	drv_data->dma_mapped = 0;
723 724
	if (pxa2xx_spi_dma_is_possible(drv_data->len))
		drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
N
Ned Forrester 已提交
725
	if (drv_data->dma_mapped) {
726 727

		/* Ensure we have the correct interrupt handler */
728 729 730
		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;

		pxa2xx_spi_dma_prepare(drv_data, dma_burst);
731

732 733
		/* Clear status and start DMA engine */
		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
734
		write_SSSR(drv_data->clear_sr, reg);
735 736

		pxa2xx_spi_dma_start(drv_data);
737 738 739 740
	} else {
		/* Ensure we have the correct interrupt handler	*/
		drv_data->transfer_handler = interrupt_transfer;

741 742
		/* Clear status  */
		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
743
		write_SSSR_CS(drv_data, drv_data->clear_sr);
744 745
	}

746 747 748 749 750 751 752
	if (is_lpss_ssp(drv_data)) {
		if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
			write_SSIRF(chip->lpss_rx_threshold, reg);
		if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
			write_SSITF(chip->lpss_tx_threshold, reg);
	}

753 754 755 756 757
	/* see if we need to reload the config registers */
	if ((read_SSCR0(reg) != cr0)
		|| (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
			(cr1 & SSCR1_CHANGE_MASK)) {

758
		/* stop the SSP, and update the other bits */
759
		write_SSCR0(cr0 & ~SSCR0_SSE, reg);
760
		if (!pxa25x_ssp_comp(drv_data))
761
			write_SSTO(chip->timeout, reg);
762 763 764
		/* first set CR1 without interrupt and service enables */
		write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
		/* restart the SSP */
765
		write_SSCR0(cr0, reg);
766

767
	} else {
768
		if (!pxa25x_ssp_comp(drv_data))
769
			write_SSTO(chip->timeout, reg);
770
	}
771

772
	cs_assert(drv_data);
773 774 775 776

	/* after chip select, release the data by enabling service
	 * requests and interrupts, without changing any mode bits */
	write_SSCR1(cr1, reg);
777 778
}

779 780
static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
					   struct spi_message *msg)
781
{
782
	struct driver_data *drv_data = spi_master_get_devdata(master);
783

784
	drv_data->cur_msg = msg;
785 786 787 788 789 790
	/* Initial message state*/
	drv_data->cur_msg->state = START_STATE;
	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
						struct spi_transfer,
						transfer_list);

791 792
	/* prepare to setup the SSP, in pump_transfers, using the per
	 * chip configuration */
793 794 795 796 797 798 799
	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);

	/* Mark as busy and launch transfers */
	tasklet_schedule(&drv_data->pump_transfers);
	return 0;
}

800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
static int pxa2xx_spi_prepare_transfer(struct spi_master *master)
{
	struct driver_data *drv_data = spi_master_get_devdata(master);

	pm_runtime_get_sync(&drv_data->pdev->dev);
	return 0;
}

static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
{
	struct driver_data *drv_data = spi_master_get_devdata(master);

	/* Disable the SSP now */
	write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
		    drv_data->ioaddr);

	pm_runtime_mark_last_busy(&drv_data->pdev->dev);
	pm_runtime_put_autosuspend(&drv_data->pdev->dev);
	return 0;
}

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
static int setup_cs(struct spi_device *spi, struct chip_data *chip,
		    struct pxa2xx_spi_chip *chip_info)
{
	int err = 0;

	if (chip == NULL || chip_info == NULL)
		return 0;

	/* NOTE: setup() can be called multiple times, possibly with
	 * different chip_info, release previously requested GPIO
	 */
	if (gpio_is_valid(chip->gpio_cs))
		gpio_free(chip->gpio_cs);

	/* If (*cs_control) is provided, ignore GPIO chip select */
	if (chip_info->cs_control) {
		chip->cs_control = chip_info->cs_control;
		return 0;
	}

	if (gpio_is_valid(chip_info->gpio_cs)) {
		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
		if (err) {
			dev_err(&spi->dev, "failed to request chip select "
					"GPIO%d\n", chip_info->gpio_cs);
			return err;
		}

		chip->gpio_cs = chip_info->gpio_cs;
		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;

		err = gpio_direction_output(chip->gpio_cs,
					!chip->gpio_cs_inverted);
	}

	return err;
}

859 860 861 862 863 864
static int setup(struct spi_device *spi)
{
	struct pxa2xx_spi_chip *chip_info = NULL;
	struct chip_data *chip;
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	unsigned int clk_div;
865 866 867 868 869 870 871 872 873 874 875
	uint tx_thres, tx_hi_thres, rx_thres;

	if (is_lpss_ssp(drv_data)) {
		tx_thres = LPSS_TX_LOTHRESH_DFLT;
		tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
		rx_thres = LPSS_RX_THRESH_DFLT;
	} else {
		tx_thres = TX_THRESH_DFLT;
		tx_hi_thres = 0;
		rx_thres = RX_THRESH_DFLT;
	}
876

877
	if (!pxa25x_ssp_comp(drv_data)
878 879 880 881
		&& (spi->bits_per_word < 4 || spi->bits_per_word > 32)) {
		dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
				"b/w not 4-32 for type non-PXA25x_SSP\n",
				drv_data->ssp_type, spi->bits_per_word);
882
		return -EINVAL;
883
	} else if (pxa25x_ssp_comp(drv_data)
884 885 886 887 888
			&& (spi->bits_per_word < 4
				|| spi->bits_per_word > 16)) {
		dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
				"b/w not 4-16 for type PXA25x_SSP\n",
				drv_data->ssp_type, spi->bits_per_word);
889
		return -EINVAL;
890
	}
891

892
	/* Only alloc on first setup */
893
	chip = spi_get_ctldata(spi);
894
	if (!chip) {
895
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
896 897 898
		if (!chip) {
			dev_err(&spi->dev,
				"failed setup: can't allocate chip data\n");
899
			return -ENOMEM;
900
		}
901

902 903 904 905 906 907 908 909 910 911 912
		if (drv_data->ssp_type == CE4100_SSP) {
			if (spi->chip_select > 4) {
				dev_err(&spi->dev, "failed setup: "
				"cs number must not be > 4.\n");
				kfree(chip);
				return -EINVAL;
			}

			chip->frm = spi->chip_select;
		} else
			chip->gpio_cs = -1;
913
		chip->enable_dma = 0;
914
		chip->timeout = TIMOUT_DFLT;
915 916
	}

917 918 919 920
	/* protocol drivers may change the chip settings, so...
	 * if chip_info exists, use it */
	chip_info = spi->controller_data;

921
	/* chip_info isn't always needed */
922
	chip->cr1 = 0;
923
	if (chip_info) {
924 925 926 927
		if (chip_info->timeout)
			chip->timeout = chip_info->timeout;
		if (chip_info->tx_threshold)
			tx_thres = chip_info->tx_threshold;
928 929
		if (chip_info->tx_hi_threshold)
			tx_hi_thres = chip_info->tx_hi_threshold;
930 931 932
		if (chip_info->rx_threshold)
			rx_thres = chip_info->rx_threshold;
		chip->enable_dma = drv_data->master_info->enable_dma;
933 934 935 936 937
		chip->dma_threshold = 0;
		if (chip_info->enable_loopback)
			chip->cr1 = SSCR1_LBM;
	}

938 939 940
	chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);

941 942 943 944
	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
				| SSITF_TxHiThresh(tx_hi_thres);

945 946 947 948 949
	/* set dma burst and threshold outside of chip_info path so that if
	 * chip_info goes away after setting chip->enable_dma, the
	 * burst and threshold can still respond to changes in bits_per_word */
	if (chip->enable_dma) {
		/* set up legal burst and threshold for dma */
950 951
		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
						spi->bits_per_word,
952 953 954 955 956 957 958
						&chip->dma_burst_size,
						&chip->dma_threshold)) {
			dev_warn(&spi->dev, "in setup: DMA burst size reduced "
					"to match bits_per_word\n");
		}
	}

959
	clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
960
	chip->speed_hz = spi->max_speed_hz;
961 962 963

	chip->cr0 = clk_div
			| SSCR0_Motorola
S
Stephen Street 已提交
964 965
			| SSCR0_DataSize(spi->bits_per_word > 16 ?
				spi->bits_per_word - 16 : spi->bits_per_word)
966 967
			| SSCR0_SSE
			| (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
968 969 970
	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
971

972 973 974
	if (spi->mode & SPI_LOOP)
		chip->cr1 |= SSCR1_LBM;

975
	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
976
	if (!pxa25x_ssp_comp(drv_data))
977
		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
978
			drv_data->max_clk_rate
979 980
				/ (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
			chip->enable_dma ? "DMA" : "PIO");
981
	else
982
		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
983
			drv_data->max_clk_rate / 2
984 985
				/ (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
			chip->enable_dma ? "DMA" : "PIO");
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003

	if (spi->bits_per_word <= 8) {
		chip->n_bytes = 1;
		chip->read = u8_reader;
		chip->write = u8_writer;
	} else if (spi->bits_per_word <= 16) {
		chip->n_bytes = 2;
		chip->read = u16_reader;
		chip->write = u16_writer;
	} else if (spi->bits_per_word <= 32) {
		chip->cr0 |= SSCR0_EDSS;
		chip->n_bytes = 4;
		chip->read = u32_reader;
		chip->write = u32_writer;
	} else {
		dev_err(&spi->dev, "invalid wordsize\n");
		return -ENODEV;
	}
1004
	chip->bits_per_word = spi->bits_per_word;
1005 1006 1007

	spi_set_ctldata(spi, chip);

1008 1009 1010
	if (drv_data->ssp_type == CE4100_SSP)
		return 0;

1011
	return setup_cs(spi, chip, chip_info);
1012 1013
}

1014
static void cleanup(struct spi_device *spi)
1015
{
1016
	struct chip_data *chip = spi_get_ctldata(spi);
1017
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1018

1019 1020 1021
	if (!chip)
		return;

1022
	if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
1023 1024
		gpio_free(chip->gpio_cs);

1025 1026 1027
	kfree(chip);
}

1028
static int pxa2xx_spi_probe(struct platform_device *pdev)
1029 1030 1031 1032
{
	struct device *dev = &pdev->dev;
	struct pxa2xx_spi_master *platform_info;
	struct spi_master *master;
G
Guennadi Liakhovetski 已提交
1033
	struct driver_data *drv_data;
1034
	struct ssp_device *ssp;
G
Guennadi Liakhovetski 已提交
1035
	int status;
1036

1037 1038 1039 1040 1041
	platform_info = dev_get_platdata(dev);
	if (!platform_info) {
		dev_err(&pdev->dev, "missing platform data\n");
		return -ENODEV;
	}
1042

H
Haojian Zhuang 已提交
1043
	ssp = pxa_ssp_request(pdev->id, pdev->name);
1044 1045 1046 1047 1048
	if (!ssp)
		ssp = &platform_info->ssp;

	if (!ssp->mmio_base) {
		dev_err(&pdev->dev, "failed to get ssp\n");
1049 1050 1051 1052 1053 1054
		return -ENODEV;
	}

	/* Allocate master with space for drv_data and null dma buffer */
	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
	if (!master) {
G
Guennadi Liakhovetski 已提交
1055
		dev_err(&pdev->dev, "cannot alloc spi_master\n");
H
Haojian Zhuang 已提交
1056
		pxa_ssp_free(ssp);
1057 1058 1059 1060 1061 1062
		return -ENOMEM;
	}
	drv_data = spi_master_get_devdata(master);
	drv_data->master = master;
	drv_data->master_info = platform_info;
	drv_data->pdev = pdev;
1063
	drv_data->ssp = ssp;
1064

1065 1066
	master->dev.parent = &pdev->dev;
	master->dev.of_node = pdev->dev.of_node;
1067
	/* the spi->mode bits understood by this driver: */
1068
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1069

1070
	master->bus_num = ssp->port_id;
1071
	master->num_chipselect = platform_info->num_chipselect;
1072
	master->dma_alignment = DMA_ALIGNMENT;
1073 1074
	master->cleanup = cleanup;
	master->setup = setup;
1075
	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
1076 1077
	master->prepare_transfer_hardware = pxa2xx_spi_prepare_transfer;
	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
1078

1079
	drv_data->ssp_type = ssp->type;
1080
	drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
1081

1082 1083
	drv_data->ioaddr = ssp->mmio_base;
	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1084
	if (pxa25x_ssp_comp(drv_data)) {
1085 1086 1087 1088 1089 1090
		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
		drv_data->dma_cr1 = 0;
		drv_data->clear_sr = SSSR_ROR;
		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
	} else {
		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
1091
		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1092 1093 1094 1095
		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
	}

1096 1097
	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
			drv_data);
1098
	if (status < 0) {
G
Guennadi Liakhovetski 已提交
1099
		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1100 1101 1102 1103 1104 1105 1106
		goto out_error_master_alloc;
	}

	/* Setup DMA if requested */
	drv_data->tx_channel = -1;
	drv_data->rx_channel = -1;
	if (platform_info->enable_dma) {
1107 1108 1109 1110
		status = pxa2xx_spi_dma_setup(drv_data);
		if (status) {
			dev_warn(dev, "failed to setup DMA, using PIO\n");
			platform_info->enable_dma = false;
1111 1112 1113 1114
		}
	}

	/* Enable SOC clock */
1115 1116 1117
	clk_prepare_enable(ssp->clk);

	drv_data->max_clk_rate = clk_get_rate(ssp->clk);
1118 1119 1120

	/* Load default SSP configuration */
	write_SSCR0(0, drv_data->ioaddr);
1121 1122 1123
	write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
				SSCR1_TxTresh(TX_THRESH_DFLT),
				drv_data->ioaddr);
1124
	write_SSCR0(SSCR0_SCR(2)
1125 1126 1127
			| SSCR0_Motorola
			| SSCR0_DataSize(8),
			drv_data->ioaddr);
1128
	if (!pxa25x_ssp_comp(drv_data))
1129 1130 1131
		write_SSTO(0, drv_data->ioaddr);
	write_SSPSP(0, drv_data->ioaddr);

1132 1133
	lpss_ssp_setup(drv_data);

1134 1135
	tasklet_init(&drv_data->pump_transfers, pump_transfers,
		     (unsigned long)drv_data);
1136 1137 1138 1139 1140 1141

	/* Register with the SPI framework */
	platform_set_drvdata(pdev, drv_data);
	status = spi_register_master(master);
	if (status != 0) {
		dev_err(&pdev->dev, "problem registering spi master\n");
1142
		goto out_error_clock_enabled;
1143 1144
	}

1145 1146 1147 1148 1149
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

1150 1151 1152
	return status;

out_error_clock_enabled:
1153
	clk_disable_unprepare(ssp->clk);
1154
	pxa2xx_spi_dma_release(drv_data);
1155
	free_irq(ssp->irq, drv_data);
1156 1157 1158

out_error_master_alloc:
	spi_master_put(master);
H
Haojian Zhuang 已提交
1159
	pxa_ssp_free(ssp);
1160 1161 1162 1163 1164 1165
	return status;
}

static int pxa2xx_spi_remove(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
1166
	struct ssp_device *ssp;
1167 1168 1169

	if (!drv_data)
		return 0;
1170
	ssp = drv_data->ssp;
1171

1172 1173
	pm_runtime_get_sync(&pdev->dev);

1174 1175
	/* Disable the SSP at the peripheral and SOC level */
	write_SSCR0(0, drv_data->ioaddr);
1176
	clk_disable_unprepare(ssp->clk);
1177 1178

	/* Release DMA */
1179 1180
	if (drv_data->master_info->enable_dma)
		pxa2xx_spi_dma_release(drv_data);
1181

1182 1183 1184
	pm_runtime_put_noidle(&pdev->dev);
	pm_runtime_disable(&pdev->dev);

1185
	/* Release IRQ */
1186 1187 1188
	free_irq(ssp->irq, drv_data);

	/* Release SSP */
H
Haojian Zhuang 已提交
1189
	pxa_ssp_free(ssp);
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208

	/* Disconnect from the SPI framework */
	spi_unregister_master(drv_data->master);

	/* Prevent double remove */
	platform_set_drvdata(pdev, NULL);

	return 0;
}

static void pxa2xx_spi_shutdown(struct platform_device *pdev)
{
	int status = 0;

	if ((status = pxa2xx_spi_remove(pdev)) != 0)
		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
}

#ifdef CONFIG_PM
1209
static int pxa2xx_spi_suspend(struct device *dev)
1210
{
1211
	struct driver_data *drv_data = dev_get_drvdata(dev);
1212
	struct ssp_device *ssp = drv_data->ssp;
1213 1214
	int status = 0;

1215
	status = spi_master_suspend(drv_data->master);
1216 1217 1218
	if (status != 0)
		return status;
	write_SSCR0(0, drv_data->ioaddr);
1219
	clk_disable_unprepare(ssp->clk);
1220 1221 1222 1223

	return 0;
}

1224
static int pxa2xx_spi_resume(struct device *dev)
1225
{
1226
	struct driver_data *drv_data = dev_get_drvdata(dev);
1227
	struct ssp_device *ssp = drv_data->ssp;
1228 1229
	int status = 0;

1230
	pxa2xx_spi_dma_resume(drv_data);
1231

1232
	/* Enable the SSP clock */
1233
	clk_prepare_enable(ssp->clk);
1234 1235

	/* Start the queue running */
1236
	status = spi_master_resume(drv_data->master);
1237
	if (status != 0) {
1238
		dev_err(dev, "problem starting queue (%d)\n", status);
1239 1240 1241 1242 1243
		return status;
	}

	return 0;
}
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
#endif

#ifdef CONFIG_PM_RUNTIME
static int pxa2xx_spi_runtime_suspend(struct device *dev)
{
	struct driver_data *drv_data = dev_get_drvdata(dev);

	clk_disable_unprepare(drv_data->ssp->clk);
	return 0;
}

static int pxa2xx_spi_runtime_resume(struct device *dev)
{
	struct driver_data *drv_data = dev_get_drvdata(dev);

	clk_prepare_enable(drv_data->ssp->clk);
	return 0;
}
#endif
1263

1264
static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
1265 1266 1267
	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
			   pxa2xx_spi_runtime_resume, NULL)
1268
};
1269 1270 1271

static struct platform_driver driver = {
	.driver = {
1272 1273 1274
		.name	= "pxa2xx-spi",
		.owner	= THIS_MODULE,
		.pm	= &pxa2xx_spi_pm_ops,
1275
	},
1276
	.probe = pxa2xx_spi_probe,
1277
	.remove = pxa2xx_spi_remove,
1278 1279 1280 1281 1282
	.shutdown = pxa2xx_spi_shutdown,
};

static int __init pxa2xx_spi_init(void)
{
1283
	return platform_driver_register(&driver);
1284
}
A
Antonio Ospite 已提交
1285
subsys_initcall(pxa2xx_spi_init);
1286 1287 1288 1289 1290 1291

static void __exit pxa2xx_spi_exit(void)
{
	platform_driver_unregister(&driver);
}
module_exit(pxa2xx_spi_exit);