common.c 17.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * arch/arm/mach-kirkwood/common.c
 *
 * Core functions for Marvell Kirkwood SoCs
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/serial_8250.h>
#include <linux/ata_platform.h>
16
#include <linux/mtd/nand.h>
17
#include <linux/dma-mapping.h>
18 19
#include <linux/clk-provider.h>
#include <linux/spinlock.h>
20
#include <net/dsa.h>
21 22
#include <asm/page.h>
#include <asm/timex.h>
23
#include <asm/kexec.h>
24 25
#include <asm/mach/map.h>
#include <asm/mach/time.h>
26
#include <mach/kirkwood.h>
27
#include <mach/bridge-regs.h>
28
#include <plat/audio.h>
29
#include <plat/cache-feroceon-l2.h>
30
#include <plat/mvsdio.h>
31
#include <plat/orion_nand.h>
32
#include <plat/ehci-orion.h>
33
#include <plat/common.h>
34
#include <plat/time.h>
35
#include <plat/addr-map.h>
36
#include <plat/mv_xor.h>
37 38 39 40 41 42 43 44 45 46 47
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
static struct map_desc kirkwood_io_desc[] __initdata = {
	{
		.virtual	= KIRKWOOD_PCIE_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
		.length		= KIRKWOOD_PCIE_IO_SIZE,
		.type		= MT_DEVICE,
48 49 50 51 52
	}, {
		.virtual	= KIRKWOOD_PCIE1_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
		.length		= KIRKWOOD_PCIE1_IO_SIZE,
		.type		= MT_DEVICE,
53 54 55 56 57 58 59 60 61 62 63 64 65
	}, {
		.virtual	= KIRKWOOD_REGS_VIRT_BASE,
		.pfn		= __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
		.length		= KIRKWOOD_REGS_SIZE,
		.type		= MT_DEVICE,
	},
};

void __init kirkwood_map_io(void)
{
	iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
}

66 67 68
/*****************************************************************************
 * CLK tree
 ****************************************************************************/
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161

static void disable_sata0(void)
{
	/* Disable PLL and IVREF */
	writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
	/* Disable PHY */
	writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
}

static void disable_sata1(void)
{
	/* Disable PLL and IVREF */
	writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
	/* Disable PHY */
	writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
}

static void disable_pcie0(void)
{
	writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
	while (1)
		if (readl(PCIE_STATUS) & 0x1)
			break;
	writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
}

static void disable_pcie1(void)
{
	u32 dev, rev;

	kirkwood_pcie_id(&dev, &rev);

	if (dev == MV88F6282_DEV_ID) {
		writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
		while (1)
			if (readl(PCIE1_STATUS) & 0x1)
				break;
		writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
	}
}

/* An extended version of the gated clk. This calls fn() before
 * disabling the clock. We use this to turn off PHYs etc. */
struct clk_gate_fn {
	struct clk_gate gate;
	void (*fn)(void);
};

#define to_clk_gate_fn(_gate) container_of(_gate, struct clk_gate_fn, gate)
#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)

static void clk_gate_fn_disable(struct clk_hw *hw)
{
	struct clk_gate *gate = to_clk_gate(hw);
	struct clk_gate_fn *gate_fn = to_clk_gate_fn(gate);

	if (gate_fn->fn)
		gate_fn->fn();

	clk_gate_ops.disable(hw);
}

static struct clk_ops clk_gate_fn_ops;

static struct clk __init *clk_register_gate_fn(struct device *dev,
		const char *name,
		const char *parent_name, unsigned long flags,
		void __iomem *reg, u8 bit_idx,
		u8 clk_gate_flags, spinlock_t *lock,
		void (*fn)(void))
{
	struct clk_gate_fn *gate_fn;
	struct clk *clk;
	struct clk_init_data init;

	gate_fn = kzalloc(sizeof(struct clk_gate_fn), GFP_KERNEL);
	if (!gate_fn) {
		pr_err("%s: could not allocate gated clk\n", __func__);
		return ERR_PTR(-ENOMEM);
	}

	init.name = name;
	init.ops = &clk_gate_fn_ops;
	init.flags = flags;
	init.parent_names = (parent_name ? &parent_name : NULL);
	init.num_parents = (parent_name ? 1 : 0);

	/* struct clk_gate assignments */
	gate_fn->gate.reg = reg;
	gate_fn->gate.bit_idx = bit_idx;
	gate_fn->gate.flags = clk_gate_flags;
	gate_fn->gate.lock = lock;
	gate_fn->gate.hw.init = &init;
162
	gate_fn->fn = fn;
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177

	/* ops is the gate ops, but with our disable function */
	if (clk_gate_fn_ops.disable != clk_gate_fn_disable) {
		clk_gate_fn_ops = clk_gate_ops;
		clk_gate_fn_ops.disable = clk_gate_fn_disable;
	}

	clk = clk_register(dev, &gate_fn->gate.hw);

	if (IS_ERR(clk))
		kfree(gate_fn);

	return clk;
}

178 179 180 181 182
static DEFINE_SPINLOCK(gating_lock);
static struct clk *tclk;

static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
{
183
	return clk_register_gate(NULL, name, "tclk", 0,
184 185 186 187
				 (void __iomem *)CLOCK_GATING_CTRL,
				 bit_idx, 0, &gating_lock);
}

188 189 190 191 192 193 194 195 196
static struct clk __init *kirkwood_register_gate_fn(const char *name,
						    u8 bit_idx,
						    void (*fn)(void))
{
	return clk_register_gate_fn(NULL, name, "tclk", 0,
				    (void __iomem *)CLOCK_GATING_CTRL,
				    bit_idx, 0, &gating_lock, fn);
}

197 198
static struct clk *ge0, *ge1;

199 200
void __init kirkwood_clk_init(void)
{
201
	struct clk *runit, *sata0, *sata1, *usb0, *sdio;
202
	struct clk *crypto, *xor0, *xor1, *pex0, *pex1, *audio;
203

204 205 206
	tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
				       CLK_IS_ROOT, kirkwood_tclk);

207
	runit = kirkwood_register_gate("runit",  CGC_BIT_RUNIT);
208 209
	ge0 = kirkwood_register_gate("ge0",    CGC_BIT_GE0);
	ge1 = kirkwood_register_gate("ge1",    CGC_BIT_GE1);
210 211 212 213
	sata0 = kirkwood_register_gate_fn("sata0",  CGC_BIT_SATA0,
					  disable_sata0);
	sata1 = kirkwood_register_gate_fn("sata1",  CGC_BIT_SATA1,
					  disable_sata1);
214
	usb0 = kirkwood_register_gate("usb0",   CGC_BIT_USB0);
215
	sdio = kirkwood_register_gate("sdio",   CGC_BIT_SDIO);
216
	crypto = kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
217 218
	xor0 = kirkwood_register_gate("xor0",   CGC_BIT_XOR0);
	xor1 = kirkwood_register_gate("xor1",   CGC_BIT_XOR1);
219 220 221 222
	pex0 = kirkwood_register_gate_fn("pex0",   CGC_BIT_PEX0,
					 disable_pcie0);
	pex1 = kirkwood_register_gate_fn("pex1",   CGC_BIT_PEX1,
					 disable_pcie1);
223
	audio = kirkwood_register_gate("audio",  CGC_BIT_AUDIO);
224 225
	kirkwood_register_gate("tdm",    CGC_BIT_TDM);
	kirkwood_register_gate("tsu",    CGC_BIT_TSU);
226 227 228 229

	/* clkdev entries, mapping clks to devices */
	orion_clkdev_add(NULL, "orion_spi.0", runit);
	orion_clkdev_add(NULL, "orion_spi.1", runit);
230 231
	orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
	orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
232
	orion_clkdev_add(NULL, "orion_wdt", tclk);
233 234
	orion_clkdev_add("0", "sata_mv.0", sata0);
	orion_clkdev_add("1", "sata_mv.0", sata1);
235
	orion_clkdev_add(NULL, "orion-ehci.0", usb0);
236
	orion_clkdev_add(NULL, "orion_nand", runit);
237
	orion_clkdev_add(NULL, "mvsdio", sdio);
238
	orion_clkdev_add(NULL, "mv_crypto", crypto);
239 240
	orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".0", xor0);
	orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".1", xor1);
241 242
	orion_clkdev_add("0", "pcie", pex0);
	orion_clkdev_add("1", "pcie", pex1);
243
	orion_clkdev_add(NULL, "kirkwood-i2s", audio);
244 245
}

246 247 248 249 250
/*****************************************************************************
 * EHCI0
 ****************************************************************************/
void __init kirkwood_ehci_init(void)
{
251
	orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
252 253 254 255 256 257 258 259
}


/*****************************************************************************
 * GE00
 ****************************************************************************/
void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
{
260
	orion_ge00_init(eth_data,
261
			GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
262
			IRQ_KIRKWOOD_GE00_ERR);
263 264 265
	/* The interface forgets the MAC address assigned by u-boot if
	the clock is turned off, so claim the clk now. */
	clk_prepare_enable(ge0);
266 267 268
}


269 270 271 272 273
/*****************************************************************************
 * GE01
 ****************************************************************************/
void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
{
274
	orion_ge01_init(eth_data,
275
			GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
276
			IRQ_KIRKWOOD_GE01_ERR);
277
	clk_prepare_enable(ge1);
278 279 280
}


281 282 283 284 285
/*****************************************************************************
 * Ethernet switch
 ****************************************************************************/
void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
{
286
	orion_ge00_switch_init(d, irq);
287 288 289
}


290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
/*****************************************************************************
 * NAND flash
 ****************************************************************************/
static struct resource kirkwood_nand_resource = {
	.flags		= IORESOURCE_MEM,
	.start		= KIRKWOOD_NAND_MEM_PHYS_BASE,
	.end		= KIRKWOOD_NAND_MEM_PHYS_BASE +
				KIRKWOOD_NAND_MEM_SIZE - 1,
};

static struct orion_nand_data kirkwood_nand_data = {
	.cle		= 0,
	.ale		= 1,
	.width		= 8,
};

static struct platform_device kirkwood_nand_flash = {
	.name		= "orion_nand",
	.id		= -1,
	.dev		= {
		.platform_data	= &kirkwood_nand_data,
	},
	.resource	= &kirkwood_nand_resource,
	.num_resources	= 1,
};

void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
			       int chip_delay)
{
	kirkwood_nand_data.parts = parts;
	kirkwood_nand_data.nr_parts = nr_parts;
	kirkwood_nand_data.chip_delay = chip_delay;
	platform_device_register(&kirkwood_nand_flash);
}

325 326 327 328 329 330 331 332
void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
				   int (*dev_ready)(struct mtd_info *))
{
	kirkwood_nand_data.parts = parts;
	kirkwood_nand_data.nr_parts = nr_parts;
	kirkwood_nand_data.dev_ready = dev_ready;
	platform_device_register(&kirkwood_nand_flash);
}
333

334 335 336
/*****************************************************************************
 * SoC RTC
 ****************************************************************************/
337
static void __init kirkwood_rtc_init(void)
338
{
339
	orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
340 341 342 343 344 345 346 347
}


/*****************************************************************************
 * SATA
 ****************************************************************************/
void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
{
348
	orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
349 350 351
}


352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
/*****************************************************************************
 * SD/SDIO/MMC
 ****************************************************************************/
static struct resource mvsdio_resources[] = {
	[0] = {
		.start	= SDIO_PHYS_BASE,
		.end	= SDIO_PHYS_BASE + SZ_1K - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= IRQ_KIRKWOOD_SDIO,
		.end	= IRQ_KIRKWOOD_SDIO,
		.flags	= IORESOURCE_IRQ,
	},
};

368
static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
369 370 371 372 373 374

static struct platform_device kirkwood_sdio = {
	.name		= "mvsdio",
	.id		= -1,
	.dev		= {
		.dma_mask = &mvsdio_dmamask,
375
		.coherent_dma_mask = DMA_BIT_MASK(32),
376 377 378 379 380 381 382 383 384 385
	},
	.num_resources	= ARRAY_SIZE(mvsdio_resources),
	.resource	= mvsdio_resources,
};

void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
{
	u32 dev, rev;

	kirkwood_pcie_id(&dev, &rev);
386
	if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
387 388 389 390 391 392 393 394
		mvsdio_data->clock = 100000000;
	else
		mvsdio_data->clock = 200000000;
	kirkwood_sdio.dev.platform_data = mvsdio_data;
	platform_device_register(&kirkwood_sdio);
}


395 396 397 398 399
/*****************************************************************************
 * SPI
 ****************************************************************************/
void __init kirkwood_spi_init()
{
400
	orion_spi_init(SPI_PHYS_BASE);
401 402 403
}


M
Martin Michlmayr 已提交
404 405 406 407 408
/*****************************************************************************
 * I2C
 ****************************************************************************/
void __init kirkwood_i2c_init(void)
{
409
	orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
M
Martin Michlmayr 已提交
410 411 412
}


413 414 415 416 417 418
/*****************************************************************************
 * UART0
 ****************************************************************************/

void __init kirkwood_uart0_init(void)
{
419
	orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
420
			 IRQ_KIRKWOOD_UART_0, tclk);
421 422 423 424 425 426 427 428
}


/*****************************************************************************
 * UART1
 ****************************************************************************/
void __init kirkwood_uart1_init(void)
{
429
	orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
430
			 IRQ_KIRKWOOD_UART_1, tclk);
431 432
}

433 434 435 436 437
/*****************************************************************************
 * Cryptographic Engines and Security Accelerator (CESA)
 ****************************************************************************/
void __init kirkwood_crypto_init(void)
{
438 439
	orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
			  KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
440 441 442
}


443 444 445
/*****************************************************************************
 * XOR0
 ****************************************************************************/
446
void __init kirkwood_xor0_init(void)
447
{
448
	orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
449
			IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
450 451 452 453 454 455
}


/*****************************************************************************
 * XOR1
 ****************************************************************************/
456
void __init kirkwood_xor1_init(void)
457
{
458 459
	orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
			IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
460 461 462
}


463 464 465
/*****************************************************************************
 * Watchdog
 ****************************************************************************/
466
void __init kirkwood_wdt_init(void)
467
{
468
	orion_wdt_init();
469 470 471
}


472 473 474
/*****************************************************************************
 * Time handling
 ****************************************************************************/
475 476 477 478 479
void __init kirkwood_init_early(void)
{
	orion_time_set_base(TIMER_VIRT_BASE);
}

480 481
int kirkwood_tclk;

482
static int __init kirkwood_find_tclk(void)
483
{
484 485 486
	u32 dev, rev;

	kirkwood_pcie_id(&dev, &rev);
487

488 489 490
	if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
		if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
			return 200000000;
491

492 493 494
	return 166666667;
}

L
Li Jie 已提交
495
static void __init kirkwood_timer_init(void)
496
{
497
	kirkwood_tclk = kirkwood_find_tclk();
498 499 500

	orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
			IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
501 502 503 504 505 506
}

struct sys_timer kirkwood_timer = {
	.init = kirkwood_timer_init,
};

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
/*****************************************************************************
 * Audio
 ****************************************************************************/
static struct resource kirkwood_i2s_resources[] = {
	[0] = {
		.start  = AUDIO_PHYS_BASE,
		.end    = AUDIO_PHYS_BASE + SZ_16K - 1,
		.flags  = IORESOURCE_MEM,
	},
	[1] = {
		.start  = IRQ_KIRKWOOD_I2S,
		.end    = IRQ_KIRKWOOD_I2S,
		.flags  = IORESOURCE_IRQ,
	},
};

static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
	.burst       = 128,
};

static struct platform_device kirkwood_i2s_device = {
	.name		= "kirkwood-i2s",
	.id		= -1,
	.num_resources	= ARRAY_SIZE(kirkwood_i2s_resources),
	.resource	= kirkwood_i2s_resources,
	.dev		= {
		.platform_data	= &kirkwood_i2s_data,
	},
};

537
static struct platform_device kirkwood_pcm_device = {
538
	.name		= "kirkwood-pcm-audio",
539 540 541
	.id		= -1,
};

542 543 544
void __init kirkwood_audio_init(void)
{
	platform_device_register(&kirkwood_i2s_device);
545
	platform_device_register(&kirkwood_pcm_device);
546
}
547 548 549 550

/*****************************************************************************
 * General
 ****************************************************************************/
551 552 553
/*
 * Identify device ID and revision.
 */
554
char * __init kirkwood_id(void)
555
{
556 557 558 559 560 561 562 563 564
	u32 dev, rev;

	kirkwood_pcie_id(&dev, &rev);

	if (dev == MV88F6281_DEV_ID) {
		if (rev == MV88F6281_REV_Z0)
			return "MV88F6281-Z0";
		else if (rev == MV88F6281_REV_A0)
			return "MV88F6281-A0";
565 566
		else if (rev == MV88F6281_REV_A1)
			return "MV88F6281-A1";
567 568 569 570 571 572 573
		else
			return "MV88F6281-Rev-Unsupported";
	} else if (dev == MV88F6192_DEV_ID) {
		if (rev == MV88F6192_REV_Z0)
			return "MV88F6192-Z0";
		else if (rev == MV88F6192_REV_A0)
			return "MV88F6192-A0";
574 575
		else if (rev == MV88F6192_REV_A1)
			return "MV88F6192-A1";
576 577 578 579 580
		else
			return "MV88F6192-Rev-Unsupported";
	} else if (dev == MV88F6180_DEV_ID) {
		if (rev == MV88F6180_REV_A0)
			return "MV88F6180-Rev-A0";
581 582
		else if (rev == MV88F6180_REV_A1)
			return "MV88F6180-Rev-A1";
583 584
		else
			return "MV88F6180-Rev-Unsupported";
585 586 587
	} else if (dev == MV88F6282_DEV_ID) {
		if (rev == MV88F6282_REV_A0)
			return "MV88F6282-Rev-A0";
588 589
		else if (rev == MV88F6282_REV_A1)
			return "MV88F6282-Rev-A1";
590 591
		else
			return "MV88F6282-Rev-Unsupported";
592 593
	} else {
		return "Device-Unknown";
594 595 596
	}
}

597
void __init kirkwood_l2_init(void)
598
{
599 600 601 602 603 604 605
#ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
	writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
	feroceon_l2_init(1);
#else
	writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
	feroceon_l2_init(0);
#endif
606 607
}

608 609 610
void __init kirkwood_init(void)
{
	printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
611
		kirkwood_id(), kirkwood_tclk);
612

613 614 615 616 617 618 619 620
	/*
	 * Disable propagation of mbus errors to the CPU local bus,
	 * as this causes mbus errors (which can occur for example
	 * for PCI aborts) to throw CPU aborts, which we're not set
	 * up to deal with.
	 */
	writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);

621 622 623
	kirkwood_setup_cpu_mbus();

#ifdef CONFIG_CACHE_FEROCEON_L2
624
	kirkwood_l2_init();
625
#endif
626

627 628 629
	/* Setup root of clk tree */
	kirkwood_clk_init();

630 631
	/* internal devices that every board has */
	kirkwood_rtc_init();
632
	kirkwood_wdt_init();
633 634
	kirkwood_xor0_init();
	kirkwood_xor1_init();
635
	kirkwood_crypto_init();
636 637 638 639

#ifdef CONFIG_KEXEC 
	kexec_reinit = kirkwood_enable_pcie;
#endif
640
}
641

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
void kirkwood_restart(char mode, const char *cmd)
{
	/*
	 * Enable soft reset to assert RSTOUTn.
	 */
	writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);

	/*
	 * Assert soft reset.
	 */
	writel(SOFT_RESET, SYSTEM_SOFT_RESET);

	while (1)
		;
}