cpu.c 7.3 KB
Newer Older
1
/* linux/arch/arm/mach-exynos/cpu.c
2
 *
3 4
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
5 6 7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/sched.h>
12
#include <linux/device.h>
13 14 15 16 17

#include <asm/mach/map.h>
#include <asm/mach/irq.h>

#include <asm/proc-fns.h>
18
#include <asm/hardware/cache-l2x0.h>
19
#include <asm/hardware/gic.h>
20 21 22

#include <plat/cpu.h>
#include <plat/clock.h>
M
MyungJoo Ham 已提交
23
#include <plat/devs.h>
24
#include <plat/exynos4.h>
M
MyungJoo Ham 已提交
25
#include <plat/adc-core.h>
H
Hyuk Lee 已提交
26
#include <plat/sdhci.h>
27
#include <plat/fb-core.h>
28
#include <plat/fimc-core.h>
29
#include <plat/iic-core.h>
30
#include <plat/reset.h>
31
#include <plat/tv-core.h>
32 33

#include <mach/regs-irq.h>
34
#include <mach/regs-pmu.h>
35

36 37
unsigned int gic_bank_offset __read_mostly;

38 39 40 41 42
extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
			 unsigned int irq_start);
extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);

/* Initial IO mappings */
43
static struct map_desc exynos_iodesc[] __initdata = {
44
	{
45
		.virtual	= (unsigned long)S5P_VA_SYSTIMER,
46
		.pfn		= __phys_to_pfn(EXYNOS_PA_SYSTIMER),
47
		.length		= SZ_4K,
48
		.type		= MT_DEVICE,
49 50
	}, {
		.virtual	= (unsigned long)S5P_VA_PMU,
51
		.pfn		= __phys_to_pfn(EXYNOS_PA_PMU),
52 53
		.length		= SZ_64K,
		.type		= MT_DEVICE,
54 55
	}, {
		.virtual	= (unsigned long)S5P_VA_COMBINER_BASE,
56
		.pfn		= __phys_to_pfn(EXYNOS_PA_COMBINER),
57 58
		.length		= SZ_4K,
		.type		= MT_DEVICE,
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	}, {
		.virtual	= (unsigned long)S5P_VA_GIC_CPU,
		.pfn		= __phys_to_pfn(EXYNOS_PA_GIC_CPU),
		.length		= SZ_64K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GIC_DIST,
		.pfn		= __phys_to_pfn(EXYNOS_PA_GIC_DIST),
		.length		= SZ_64K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S3C_VA_UART,
		.pfn		= __phys_to_pfn(S3C_PA_UART),
		.length		= SZ_512K,
		.type		= MT_DEVICE,
	},
};

static struct map_desc exynos4_iodesc[] __initdata = {
	{
		.virtual	= (unsigned long)S5P_VA_CMU,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_CMU),
		.length		= SZ_128K,
		.type		= MT_DEVICE,
83 84
	}, {
		.virtual	= (unsigned long)S5P_VA_COREPERI_BASE,
85
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COREPERI),
86 87
		.length		= SZ_8K,
		.type		= MT_DEVICE,
88 89
	}, {
		.virtual	= (unsigned long)S5P_VA_L2CC,
90
		.pfn		= __phys_to_pfn(EXYNOS4_PA_L2CC),
91 92
		.length		= SZ_4K,
		.type		= MT_DEVICE,
93
	}, {
94
		.virtual	= (unsigned long)S5P_VA_GPIO1,
95
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO1),
96 97
		.length		= SZ_4K,
		.type		= MT_DEVICE,
98 99
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO2,
100
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO2),
101 102 103 104
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO3,
105
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO3),
106 107
		.length		= SZ_256,
		.type		= MT_DEVICE,
108 109
	}, {
		.virtual	= (unsigned long)S5P_VA_DMC0,
110
		.pfn		= __phys_to_pfn(EXYNOS4_PA_DMC0),
111 112
		.length		= SZ_4K,
		.type		= MT_DEVICE,
D
Daein Moon 已提交
113 114
	}, {
		.virtual	= (unsigned long)S5P_VA_SROMC,
115
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SROMC),
D
Daein Moon 已提交
116 117
		.length		= SZ_4K,
		.type		= MT_DEVICE,
118
	}, {
119
		.virtual	= (unsigned long)S3C_VA_USB_HSPHY,
120 121 122
		.pfn		= __phys_to_pfn(EXYNOS4_PA_HSPHY),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
123
	},
124 125
};

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
static struct map_desc exynos4_iodesc0[] __initdata = {
	{
		.virtual	= (unsigned long)S5P_VA_SYSRAM,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	},
};

static struct map_desc exynos4_iodesc1[] __initdata = {
	{
		.virtual	= (unsigned long)S5P_VA_SYSRAM,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	},
};

144
static void exynos_idle(void)
145 146 147 148 149 150 151
{
	if (!need_resched())
		cpu_do_idle();

	local_irq_enable();
}

152 153 154 155 156
static void exynos4_sw_reset(void)
{
	__raw_writel(0x1, S5P_SWRESET);
}

157
/*
158
 * exynos_map_io
159 160
 *
 * register the standard cpu IO areas
161 162
 */
void __init exynos4_map_io(void)
163
{
164
	iotable_init(exynos_iodesc, ARRAY_SIZE(exynos_iodesc));
165
	iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
H
Hyuk Lee 已提交
166

167 168 169 170 171
	if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
		iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
	else
		iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));

H
Hyuk Lee 已提交
172
	/* initialize device information early */
173 174 175 176
	exynos4_default_sdhci0();
	exynos4_default_sdhci1();
	exynos4_default_sdhci2();
	exynos4_default_sdhci3();
177

M
MyungJoo Ham 已提交
178 179
	s3c_adc_setname("samsung-adc-v3");

180 181 182 183
	s3c_fimc_setname(0, "exynos4-fimc");
	s3c_fimc_setname(1, "exynos4-fimc");
	s3c_fimc_setname(2, "exynos4-fimc");
	s3c_fimc_setname(3, "exynos4-fimc");
184 185 186 187 188

	/* The I2C bus controllers are directly compatible with s3c2440 */
	s3c_i2c0_setname("s3c2440-i2c");
	s3c_i2c1_setname("s3c2440-i2c");
	s3c_i2c2_setname("s3c2440-i2c");
189 190

	s5p_fb_setname(0, "exynos4-fb");
191
	s5p_hdmi_setname("exynos4-hdmi");
192 193
}

194
void __init exynos4_init_clocks(int xtal)
195 196 197 198 199
{
	printk(KERN_DEBUG "%s: initializing clocks\n", __func__);

	s3c24xx_register_baseclocks(xtal);
	s5p_register_clocks(xtal);
200 201 202

	if (soc_is_exynos4210())
		exynos4210_register_clocks();
203
	else if (soc_is_exynos4212() || soc_is_exynos4412())
204 205
		exynos4212_register_clocks();

206 207
	exynos4_register_clocks();
	exynos4_setup_clocks();
208 209
}

210
static void exynos4_gic_irq_fix_base(struct irq_data *d)
211 212 213 214
{
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);

	gic_data->cpu_base = S5P_VA_GIC_CPU +
215
			    (gic_bank_offset * smp_processor_id());
216 217

	gic_data->dist_base = S5P_VA_GIC_DIST +
218
			    (gic_bank_offset * smp_processor_id());
219 220
}

221
void __init exynos4_init_irq(void)
222 223 224
{
	int irq;

225 226
	gic_bank_offset = soc_is_exynos4412() ? 0x4000 : 0x8000;

227 228 229 230
	gic_init(0, IRQ_PPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
	gic_arch_extn.irq_eoi = exynos4_gic_irq_fix_base;
	gic_arch_extn.irq_unmask = exynos4_gic_irq_fix_base;
	gic_arch_extn.irq_mask = exynos4_gic_irq_fix_base;
231 232

	for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
233

234 235 236 237 238 239
		combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
				COMBINER_IRQ(irq, 0));
		combiner_cascade_irq(irq, IRQ_SPI(irq));
	}

	/* The parameters of s5p_init_irq() are for VIC init.
240
	 * Theses parameters should be NULL and 0 because EXYNOS4
241 242 243 244 245
	 * uses GIC instead of VIC.
	 */
	s5p_init_irq(NULL, 0);
}

246 247 248
struct bus_type exynos4_subsys = {
	.name		= "exynos4-core",
	.dev_name	= "exynos4-core",
249 250
};

251 252
static struct device exynos4_dev = {
	.bus	= &exynos4_subsys,
253 254
};

255
static int __init exynos4_core_init(void)
256
{
257
	return subsys_system_register(&exynos4_subsys, NULL);
258
}
259
core_initcall(exynos4_core_init);
260

261
#ifdef CONFIG_CACHE_L2X0
262
static int __init exynos4_l2x0_cache_init(void)
263 264 265
{
	/* TAG, Data Latency Control: 2cycle */
	__raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
266 267 268

	if (soc_is_exynos4210())
		__raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
269
	else if (soc_is_exynos4212() || soc_is_exynos4412())
270
		__raw_writel(0x120, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
271 272 273 274 275 276 277 278

	/* L2X0 Prefetch Control */
	__raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);

	/* L2X0 Power Control */
	__raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
		     S5P_VA_L2CC + L2X0_POWER_CTRL);

279
	l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
280 281 282 283

	return 0;
}

284
early_initcall(exynos4_l2x0_cache_init);
285 286
#endif

287
int __init exynos_init(void)
288
{
289
	printk(KERN_INFO "EXYNOS: Initializing architecture\n");
290 291

	/* set idle function */
292
	pm_idle = exynos_idle;
293

294
	/* set sw_reset function */
295 296
	if (soc_is_exynos4210() || soc_is_exynos4212() || soc_is_exynos4412())
		s5p_reset_hook = exynos4_sw_reset;
297

298
	return device_register(&exynos4_dev);
299
}