intel-iommu.c 102.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (c) 2006, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 *
17 18 19 20
 * Copyright (C) 2006-2008 Intel Corporation
 * Author: Ashok Raj <ashok.raj@intel.com>
 * Author: Shaohua Li <shaohua.li@intel.com>
 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
F
Fenghua Yu 已提交
21
 * Author: Fenghua Yu <fenghua.yu@intel.com>
22 23 24 25
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
26
#include <linux/debugfs.h>
27 28 29 30 31 32 33 34
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
M
mark gross 已提交
35
#include <linux/timer.h>
K
Kay, Allen M 已提交
36
#include <linux/iova.h>
37
#include <linux/iommu.h>
K
Kay, Allen M 已提交
38
#include <linux/intel-iommu.h>
39
#include <linux/syscore_ops.h>
40
#include <linux/tboot.h>
41
#include <linux/dmi.h>
42
#include <linux/pci-ats.h>
43
#include <asm/cacheflush.h>
44
#include <asm/iommu.h>
45

F
Fenghua Yu 已提交
46 47 48
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

49 50
#define IS_BRIDGE_HOST_DEVICE(pdev) \
			    ((pdev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
51 52
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
53
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
54 55 56 57 58 59 60

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
61 62
#define MAX_AGAW_WIDTH 64

63 64 65 66 67 68 69 70
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
71

72
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
73
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
74
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
75

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
	return 30 + agaw * LEVEL_STRIDE;
}

static inline int width_to_agaw(int width)
{
	return (width - 30) / LEVEL_STRIDE;
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
119

120 121 122 123 124
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
	return  1 << ((lvl - 1) * LEVEL_STRIDE);
}

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
145 146 147
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

148
static void __init check_tylersburg_isoch(void);
149 150
static int rwbf_quirk;

151 152 153 154 155 156
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
250

251 252 253 254 255
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
256 257
 * 8-10: available
 * 11: snoop behavior
258 259 260 261 262 263
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline void dma_set_pte_readable(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_READ;
}

static inline void dma_set_pte_writable(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_WRITE;
}

279 280 281 282 283
static inline void dma_set_pte_snp(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_SNP;
}

284 285 286 287 288 289 290
static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
{
	pte->val = (pte->val & ~3) | (prot & 3);
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
291 292 293 294
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
295
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
296
#endif
297 298
}

299
static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
300
{
301
	pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
302 303 304 305 306 307
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
308

309 310 311 312 313
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

314 315 316 317 318 319
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
320 321
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
322

W
Weidong Han 已提交
323
/* devices under the same p2p bridge are owned in one domain */
324
#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
W
Weidong Han 已提交
325

326 327 328 329 330
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 1)

331 332 333
/* si_domain contains mulitple devices */
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 2)

334 335
struct dmar_domain {
	int	id;			/* domain id */
336
	int	nid;			/* node id */
337
	unsigned long iommu_bmp;	/* bitmap of iommus this domain uses*/
338 339 340 341 342 343 344 345 346 347

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
348
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
349 350

	int		iommu_coherency;/* indicate coherency of iommu access */
351
	int		iommu_snooping; /* indicate snooping control feature*/
352
	int		iommu_count;	/* reference count of iommu */
353 354 355
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
356
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
357
	u64		max_addr;	/* maximum mapped address */
358 359
};

360 361 362 363
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
364 365
	int segment;		/* PCI domain */
	u8 bus;			/* PCI bus number */
366
	u8 devfn;		/* PCI devfn number */
367
	struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
368
	struct intel_iommu *iommu; /* IOMMU used by this device */
369 370 371
	struct dmar_domain *domain; /* pointer to domain */
};

M
mark gross 已提交
372 373 374 375
static void flush_unmaps_timeout(unsigned long data);

DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);

376 377 378 379 380 381 382 383 384
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
385 386 387 388 389 390 391 392 393
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

394 395
static void domain_remove_dev_info(struct dmar_domain *domain);

396 397 398 399 400 401
#ifdef CONFIG_DMAR_DEFAULT_ON
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
#endif /*CONFIG_DMAR_DEFAULT_ON*/

402
static int dmar_map_gfx = 1;
403
static int dmar_forcedac;
M
mark gross 已提交
404
static int intel_iommu_strict;
405
static int intel_iommu_superpage = 1;
406 407 408 409 410

#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

411 412
static struct iommu_ops intel_iommu_ops;

413 414 415 416 417
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
418 419 420 421
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
422
			dmar_disabled = 1;
423
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
424 425 426 427
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
428
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
429
			printk(KERN_INFO
430 431
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
432 433 434 435
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
436 437 438 439
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
440 441 442 443 444 445 446 447 448 449 450 451 452 453
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

454
static inline void *alloc_pgtable_page(int node)
455
{
456 457
	struct page *page;
	void *vaddr = NULL;
458

459 460 461
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
462
	return vaddr;
463 464 465 466 467 468 469 470 471
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
472
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
473 474
}

K
Kay, Allen M 已提交
475
static void free_domain_mem(void *vaddr)
476 477 478 479 480 481
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
482
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
483 484 485 486 487 488 489 490 491
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
492
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
493 494 495 496 497 498 499
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

W
Weidong Han 已提交
500

F
Fenghua Yu 已提交
501
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
502 503 504 505 506
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
507
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
508 509 510 511 512 513 514 515
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

534
/* This functionin only returns single iommu in a domain */
535 536 537 538
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

539
	/* si_domain and vm domain should not get here. */
540
	BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
541
	BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
542

543 544 545 546 547 548 549
	iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
550 551 552 553 554 555
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
	int i;

	domain->iommu_coherency = 1;

556
	for_each_set_bit(i, &domain->iommu_bmp, g_num_of_iommus) {
W
Weidong Han 已提交
557 558 559 560 561 562 563
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
}

564 565 566 567 568 569
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

570
	for_each_set_bit(i, &domain->iommu_bmp, g_num_of_iommus) {
571 572 573 574 575 576 577
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
	}
}

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
static void domain_update_iommu_superpage(struct dmar_domain *domain)
{
	int i, mask = 0xf;

	if (!intel_iommu_superpage) {
		domain->iommu_superpage = 0;
		return;
	}

	domain->iommu_superpage = 4; /* 1TiB */

	for_each_set_bit(i, &domain->iommu_bmp, g_num_of_iommus) {
		mask |= cap_super_page_val(g_iommus[i]->cap);
		if (!mask) {
			break;
		}
	}
	domain->iommu_superpage = fls(mask);
}

598 599 600 601 602
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
603
	domain_update_iommu_superpage(domain);
604 605
}

606
static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
607 608 609 610 611 612 613
{
	struct dmar_drhd_unit *drhd = NULL;
	int i;

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
614 615
		if (segment != drhd->segment)
			continue;
616

617
		for (i = 0; i < drhd->devices_cnt; i++) {
D
Dirk Hohndel 已提交
618 619
			if (drhd->devices[i] &&
			    drhd->devices[i]->bus->number == bus &&
620 621
			    drhd->devices[i]->devfn == devfn)
				return drhd->iommu;
622 623
			if (drhd->devices[i] &&
			    drhd->devices[i]->subordinate &&
624 625 626 627
			    drhd->devices[i]->subordinate->number <= bus &&
			    drhd->devices[i]->subordinate->subordinate >= bus)
				return drhd->iommu;
		}
628 629 630 631 632 633 634 635

		if (drhd->include_all)
			return drhd->iommu;
	}

	return NULL;
}

W
Weidong Han 已提交
636 637 638 639 640 641 642
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

643 644 645 646 647 648 649 650 651 652 653 654 655
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
656 657
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
658 659 660 661
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
662
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
686
	ret = context_present(&context[devfn]);
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
702
		context_clear_entry(&context[devfn]);
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

732
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
733
				      unsigned long pfn, int large_level)
734
{
735
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
736 737
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
738
	int offset, target_level;
739 740

	BUG_ON(!domain->pgd);
741
	BUG_ON(addr_width < BITS_PER_LONG && pfn >> addr_width);
742 743
	parent = domain->pgd;

744 745 746 747 748 749
	/* Search pte */
	if (!large_level)
		target_level = 1;
	else
		target_level = large_level;

750 751 752
	while (level > 0) {
		void *tmp_page;

753
		offset = pfn_level_offset(pfn, level);
754
		pte = &parent[offset];
755 756 757
		if (!large_level && (pte->val & DMA_PTE_LARGE_PAGE))
			break;
		if (level == target_level)
758 759
			break;

760
		if (!dma_pte_present(pte)) {
761 762
			uint64_t pteval;

763
			tmp_page = alloc_pgtable_page(domain->nid);
764

765
			if (!tmp_page)
766
				return NULL;
767

768
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
769
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
770 771 772 773 774 775 776
			if (cmpxchg64(&pte->val, 0ULL, pteval)) {
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
			} else {
				dma_pte_addr(pte);
				domain_flush_cache(domain, pte, sizeof(*pte));
			}
777
		}
778
		parent = phys_to_virt(dma_pte_addr(pte));
779 780 781 782 783 784
		level--;
	}

	return pte;
}

785

786
/* return address's pte at specific level */
787 788
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
789
					 int level, int *large_page)
790 791 792 793 794 795 796
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
797
		offset = pfn_level_offset(pfn, total);
798 799 800 801
		pte = &parent[offset];
		if (level == total)
			return pte;

802 803
		if (!dma_pte_present(pte)) {
			*large_page = total;
804
			break;
805 806 807 808 809 810 811
		}

		if (pte->val & DMA_PTE_LARGE_PAGE) {
			*large_page = total;
			return pte;
		}

812
		parent = phys_to_virt(dma_pte_addr(pte));
813 814 815 816 817 818
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
819 820 821
static void dma_pte_clear_range(struct dmar_domain *domain,
				unsigned long start_pfn,
				unsigned long last_pfn)
822
{
823
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
824
	unsigned int large_page = 1;
825
	struct dma_pte *first_pte, *pte;
826

827
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
828
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
829
	BUG_ON(start_pfn > last_pfn);
830

831
	/* we don't need lock here; nobody else touches the iova range */
832
	do {
833 834
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
835
		if (!pte) {
836
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
837 838
			continue;
		}
839
		do {
840
			dma_clear_pte(pte);
841
			start_pfn += lvl_to_nr_pages(large_page);
842
			pte++;
843 844
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

845 846
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
847 848

	} while (start_pfn && start_pfn <= last_pfn);
849 850 851 852
}

/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
853 854
				   unsigned long start_pfn,
				   unsigned long last_pfn)
855
{
856
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
857
	struct dma_pte *first_pte, *pte;
858 859
	int total = agaw_to_level(domain->agaw);
	int level;
860
	unsigned long tmp;
861
	int large_page = 2;
862

863 864
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
865
	BUG_ON(start_pfn > last_pfn);
866

867
	/* We don't need lock here; nobody else touches the iova range */
868 869
	level = 2;
	while (level <= total) {
870 871
		tmp = align_to_level(start_pfn, level);

872
		/* If we can't even clear one PTE at this level, we're done */
873
		if (tmp + level_size(level) - 1 > last_pfn)
874 875
			return;

876
		do {
877 878 879 880
			large_page = level;
			first_pte = pte = dma_pfn_level_pte(domain, tmp, level, &large_page);
			if (large_page > level)
				level = large_page + 1;
881 882 883 884
			if (!pte) {
				tmp = align_to_level(tmp + 1, level + 1);
				continue;
			}
885
			do {
886 887 888 889
				if (dma_pte_present(pte)) {
					free_pgtable_page(phys_to_virt(dma_pte_addr(pte)));
					dma_clear_pte(pte);
				}
890 891
				pte++;
				tmp += level_size(level);
892 893 894
			} while (!first_pte_in_page(pte) &&
				 tmp + level_size(level) - 1 <= last_pfn);

895 896 897
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			
898
		} while (tmp && tmp + level_size(level) - 1 <= last_pfn);
899 900 901
		level++;
	}
	/* free pgd */
902
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
903 904 905 906 907 908 909 910 911 912 913
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

914
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
915 916 917
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
918
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
919 920 921 922 923 924 925 926 927 928 929

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
930
	u32 sts;
931 932 933 934 935 936 937
	unsigned long flag;

	addr = iommu->root_entry;

	spin_lock_irqsave(&iommu->register_lock, flag);
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

938
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
939 940 941

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
942
		      readl, (sts & DMA_GSTS_RTPS), sts);
943 944 945 946 947 948 949 950 951

	spin_unlock_irqrestore(&iommu->register_lock, flag);
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

952
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
953 954 955
		return;

	spin_lock_irqsave(&iommu->register_lock, flag);
956
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
957 958 959

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
960
		      readl, (!(val & DMA_GSTS_WBFS)), val);
961 962 963 964 965

	spin_unlock_irqrestore(&iommu->register_lock, flag);
}

/* return value determine if we need a write buffer flush */
966 967 968
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

	spin_lock_irqsave(&iommu->register_lock, flag);
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

	spin_unlock_irqrestore(&iommu->register_lock, flag);
}

/* return value determine if we need a write buffer flush */
1000 1001
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		/* Note: always flush non-leaf currently */
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

	spin_lock_irqsave(&iommu->register_lock, flag);
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

	spin_unlock_irqrestore(&iommu->register_lock, flag);

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1052 1053
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1054 1055
}

Y
Yu Zhao 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
static struct device_domain_info *iommu_support_dev_iotlb(
	struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
	struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
		if (info->bus == bus && info->devfn == devfn) {
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

	if (!found || !info->dev)
		return NULL;

	if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
		return NULL;

	if (!dmar_find_matched_atsr_unit(info->dev))
		return NULL;

	info->iommu = iommu;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1093
{
Y
Yu Zhao 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	if (!info)
		return;

	pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
	if (!info->dev || !pci_ats_enabled(info->dev))
		return;

	pci_disable_ats(info->dev);
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
		if (!info->dev || !pci_ats_enabled(info->dev))
			continue;

		sid = info->bus << 8 | info->devfn;
		qdep = pci_ats_queue_depth(info->dev);
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1127
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1128
				  unsigned long pfn, unsigned int pages, int map)
1129
{
1130
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1131
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1132 1133 1134 1135

	BUG_ON(pages == 0);

	/*
1136 1137
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1138 1139 1140
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1141 1142
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1143
						DMA_TLB_DSI_FLUSH);
1144 1145 1146
	else
		iommu->flush.flush_iotlb(iommu, did, addr, mask,
						DMA_TLB_PSI_FLUSH);
1147 1148

	/*
1149 1150
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1151
	 */
1152
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1153
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1154 1155
}

M
mark gross 已提交
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

	spin_lock_irqsave(&iommu->register_lock, flags);
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

	spin_unlock_irqrestore(&iommu->register_lock, flags);
}

1173 1174 1175 1176 1177 1178
static int iommu_enable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flags;

	spin_lock_irqsave(&iommu->register_lock, flags);
1179 1180
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1181 1182 1183

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1184
		      readl, (sts & DMA_GSTS_TES), sts);
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200

	spin_unlock_irqrestore(&iommu->register_lock, flags);
	return 0;
}

static int iommu_disable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flag;

	spin_lock_irqsave(&iommu->register_lock, flag);
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1201
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1202 1203 1204 1205 1206

	spin_unlock_irqrestore(&iommu->register_lock, flag);
	return 0;
}

1207

1208 1209 1210 1211 1212 1213
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
Y
Yinghai Lu 已提交
1214 1215
	pr_debug("IOMMU %d: Number of Domains supportd <%ld>\n", iommu->seq_id,
			ndomains);
1216 1217
	nlongs = BITS_TO_LONGS(ndomains);

1218 1219
	spin_lock_init(&iommu->lock);

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
		printk(KERN_ERR "Allocating domain id array failed\n");
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
		printk(KERN_ERR "Allocating domain array failed\n");
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}


static void domain_exit(struct dmar_domain *domain);
1246
static void vm_domain_exit(struct dmar_domain *domain);
1247 1248

void free_dmar_iommu(struct intel_iommu *iommu)
1249 1250 1251
{
	struct dmar_domain *domain;
	int i;
1252
	unsigned long flags;
1253

1254
	if ((iommu->domains) && (iommu->domain_ids)) {
1255
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);

			spin_lock_irqsave(&domain->iommu_lock, flags);
			if (--domain->iommu_count == 0) {
				if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
					vm_domain_exit(domain);
				else
					domain_exit(domain);
			}
			spin_unlock_irqrestore(&domain->iommu_lock, flags);
1267
		}
1268 1269 1270 1271 1272 1273
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	if (iommu->irq) {
1274
		irq_set_handler_data(iommu->irq, NULL);
1275 1276 1277 1278 1279 1280 1281 1282
		/* This will mask the irq */
		free_irq(iommu->irq, iommu);
		destroy_irq(iommu->irq);
	}

	kfree(iommu->domains);
	kfree(iommu->domain_ids);

W
Weidong Han 已提交
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	g_iommus[iommu->seq_id] = NULL;

	/* if all iommus are freed, free g_iommus */
	for (i = 0; i < g_num_of_iommus; i++) {
		if (g_iommus[i])
			break;
	}

	if (i == g_num_of_iommus)
		kfree(g_iommus);

1294 1295 1296 1297
	/* free context mapping */
	free_context_table(iommu);
}

1298
static struct dmar_domain *alloc_domain(void)
1299 1300 1301 1302 1303 1304 1305
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1306
	domain->nid = -1;
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
	memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
	domain->flags = 0;

	return domain;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;
	unsigned long flags;

1320 1321 1322
	ndomains = cap_ndoms(iommu->cap);

	spin_lock_irqsave(&iommu->lock, flags);
1323

1324 1325 1326 1327
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
	if (num >= ndomains) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		printk(KERN_ERR "IOMMU: no free domain ids\n");
1328
		return -ENOMEM;
1329 1330 1331
	}

	domain->id = num;
1332
	set_bit(num, iommu->domain_ids);
1333
	set_bit(iommu->seq_id, &domain->iommu_bmp);
1334 1335 1336
	iommu->domains[num] = domain;
	spin_unlock_irqrestore(&iommu->lock, flags);

1337
	return 0;
1338 1339
}

1340 1341
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1342 1343
{
	unsigned long flags;
1344 1345
	int num, ndomains;
	int found = 0;
1346

1347
	spin_lock_irqsave(&iommu->lock, flags);
1348
	ndomains = cap_ndoms(iommu->cap);
1349
	for_each_set_bit(num, iommu->domain_ids, ndomains) {
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
		if (iommu->domains[num] == domain) {
			found = 1;
			break;
		}
	}

	if (found) {
		clear_bit(num, iommu->domain_ids);
		clear_bit(iommu->seq_id, &domain->iommu_bmp);
		iommu->domains[num] = NULL;
	}
1361
	spin_unlock_irqrestore(&iommu->lock, flags);
1362 1363 1364
}

static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1365
static struct lock_class_key reserved_rbtree_key;
1366

1367
static int dmar_init_reserved_ranges(void)
1368 1369 1370 1371 1372
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1373
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1374

M
Mark Gross 已提交
1375 1376 1377
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1378 1379 1380
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1381
	if (!iova) {
1382
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1383 1384
		return -ENODEV;
	}
1385 1386 1387 1388 1389 1390 1391 1392 1393

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1394 1395 1396
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1397
			if (!iova) {
1398
				printk(KERN_ERR "Reserve iova failed\n");
1399 1400
				return -ENODEV;
			}
1401 1402
		}
	}
1403
	return 0;
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1431
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1432
	spin_lock_init(&domain->iommu_lock);
1433 1434 1435 1436

	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1437
	iommu = domain_get_iommu(domain);
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;
	INIT_LIST_HEAD(&domain->devices);

W
Weidong Han 已提交
1454 1455 1456 1457 1458
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1459 1460 1461 1462 1463
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1464
	domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1465
	domain->iommu_count = 1;
1466
	domain->nid = iommu->node;
1467

1468
	/* always allocate the top pgd */
1469
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1470 1471
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1472
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1473 1474 1475 1476 1477
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1478 1479
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1480 1481 1482 1483 1484

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1485 1486 1487 1488
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1489 1490 1491 1492 1493
	domain_remove_dev_info(domain);
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
1494
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1495 1496

	/* free page tables */
1497
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1498

1499 1500 1501 1502
	for_each_active_iommu(iommu, drhd)
		if (test_bit(iommu->seq_id, &domain->iommu_bmp))
			iommu_detach_domain(domain, iommu);

1503 1504 1505
	free_domain_mem(domain);
}

F
Fenghua Yu 已提交
1506 1507
static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
				 u8 bus, u8 devfn, int translation)
1508 1509 1510
{
	struct context_entry *context;
	unsigned long flags;
W
Weidong Han 已提交
1511
	struct intel_iommu *iommu;
1512 1513 1514 1515 1516
	struct dma_pte *pgd;
	unsigned long num;
	unsigned long ndomains;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1517
	struct device_domain_info *info = NULL;
1518 1519 1520

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1521

1522
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1523 1524
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1525

1526
	iommu = device_to_iommu(segment, bus, devfn);
W
Weidong Han 已提交
1527 1528 1529
	if (!iommu)
		return -ENODEV;

1530 1531 1532 1533
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1534
	if (context_present(context)) {
1535 1536 1537 1538
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1539 1540 1541
	id = domain->id;
	pgd = domain->pgd;

1542 1543
	if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
	    domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
1544 1545 1546 1547
		int found = 0;

		/* find an available domain id for this device in iommu */
		ndomains = cap_ndoms(iommu->cap);
1548
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
			if (iommu->domains[num] == domain) {
				id = num;
				found = 1;
				break;
			}
		}

		if (found == 0) {
			num = find_first_zero_bit(iommu->domain_ids, ndomains);
			if (num >= ndomains) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				printk(KERN_ERR "IOMMU: no free domain ids\n");
				return -EFAULT;
			}

			set_bit(num, iommu->domain_ids);
			iommu->domains[num] = domain;
			id = num;
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1571
		 * Unnecessary for PT mode.
1572
		 */
1573 1574 1575 1576 1577 1578 1579
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1580 1581 1582 1583 1584
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1585

Y
Yu Zhao 已提交
1586 1587 1588 1589 1590
	if (translation != CONTEXT_TT_PASS_THROUGH) {
		info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1591 1592 1593 1594
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1595
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1596
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1597 1598 1599 1600
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1601 1602

	context_set_translation_type(context, translation);
1603 1604
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1605
	domain_flush_cache(domain, context, sizeof(*context));
1606

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1618
		iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
1619
	} else {
1620
		iommu_flush_write_buffer(iommu);
1621
	}
Y
Yu Zhao 已提交
1622
	iommu_enable_dev_iotlb(info);
1623
	spin_unlock_irqrestore(&iommu->lock, flags);
1624 1625 1626 1627

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
		domain->iommu_count++;
1628 1629
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
1630
		domain_update_iommu_cap(domain);
1631 1632
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
1633 1634 1635 1636
	return 0;
}

static int
F
Fenghua Yu 已提交
1637 1638
domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
			int translation)
1639 1640 1641 1642
{
	int ret;
	struct pci_dev *tmp, *parent;

1643
	ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
F
Fenghua Yu 已提交
1644 1645
					 pdev->bus->number, pdev->devfn,
					 translation);
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	if (ret)
		return ret;

	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return 0;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1656 1657 1658
		ret = domain_context_mapping_one(domain,
						 pci_domain_nr(parent->bus),
						 parent->bus->number,
F
Fenghua Yu 已提交
1659
						 parent->devfn, translation);
1660 1661 1662 1663
		if (ret)
			return ret;
		parent = parent->bus->self;
	}
1664
	if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
1665
		return domain_context_mapping_one(domain,
1666
					pci_domain_nr(tmp->subordinate),
F
Fenghua Yu 已提交
1667 1668
					tmp->subordinate->number, 0,
					translation);
1669 1670
	else /* this is a legacy PCI bridge */
		return domain_context_mapping_one(domain,
1671 1672
						  pci_domain_nr(tmp->bus),
						  tmp->bus->number,
F
Fenghua Yu 已提交
1673 1674
						  tmp->devfn,
						  translation);
1675 1676
}

W
Weidong Han 已提交
1677
static int domain_context_mapped(struct pci_dev *pdev)
1678 1679 1680
{
	int ret;
	struct pci_dev *tmp, *parent;
W
Weidong Han 已提交
1681 1682
	struct intel_iommu *iommu;

1683 1684
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
W
Weidong Han 已提交
1685 1686
	if (!iommu)
		return -ENODEV;
1687

1688
	ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
1689 1690 1691 1692 1693 1694 1695 1696 1697
	if (!ret)
		return ret;
	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return ret;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1698
		ret = device_context_mapped(iommu, parent->bus->number,
1699
					    parent->devfn);
1700 1701 1702 1703
		if (!ret)
			return ret;
		parent = parent->bus->self;
	}
1704
	if (pci_is_pcie(tmp))
1705 1706
		return device_context_mapped(iommu, tmp->subordinate->number,
					     0);
1707
	else
1708 1709
		return device_context_mapped(iommu, tmp->bus->number,
					     tmp->devfn);
1710 1711
}

1712 1713 1714 1715 1716 1717 1718 1719
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1748 1749 1750
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1751 1752
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1753
	phys_addr_t uninitialized_var(pteval);
1754
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1755
	unsigned long sg_res;
1756 1757
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1758 1759 1760 1761 1762 1763 1764 1765

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1766 1767 1768 1769 1770 1771 1772
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1773
	while (nr_pages > 0) {
1774 1775
		uint64_t tmp;

1776
		if (!sg_res) {
1777
			sg_res = aligned_nrpages(sg->offset, sg->length);
1778 1779 1780
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
1781
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
1782
		}
1783

1784
		if (!pte) {
1785 1786 1787
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, largepage_lvl);
1788 1789
			if (!pte)
				return -ENOMEM;
1790 1791 1792 1793 1794 1795
			/* It is large page*/
			if (largepage_lvl > 1)
				pteval |= DMA_PTE_LARGE_PAGE;
			else
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;

1796 1797 1798 1799
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
1800
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
1801
		if (tmp) {
1802
			static int dumps = 5;
1803 1804
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
1805 1806 1807 1808 1809 1810
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
1834
		pte++;
1835 1836
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
1837 1838 1839 1840
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
1841 1842

		if (!sg_res && nr_pages)
1843 1844 1845 1846 1847
			sg = sg_next(sg);
	}
	return 0;
}

1848 1849 1850
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
1851
{
1852 1853
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
1854

1855 1856 1857 1858 1859
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
1860 1861
}

1862
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
1863
{
1864 1865
	if (!iommu)
		return;
1866 1867 1868

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
1869
					   DMA_CCMD_GLOBAL_INVL);
1870
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
1871 1872 1873 1874 1875 1876
}

static void domain_remove_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	unsigned long flags;
1877
	struct intel_iommu *iommu;
1878 1879 1880 1881 1882 1883 1884 1885

	spin_lock_irqsave(&device_domain_lock, flags);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
		list_del(&info->link);
		list_del(&info->global);
		if (info->dev)
1886
			info->dev->dev.archdata.iommu = NULL;
1887 1888
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
1889
		iommu_disable_dev_iotlb(info);
1890
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
1891
		iommu_detach_dev(iommu, info->bus, info->devfn);
1892 1893 1894 1895 1896 1897 1898 1899 1900
		free_devinfo_mem(info);

		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
1901
 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
1902
 */
K
Kay, Allen M 已提交
1903
static struct dmar_domain *
1904 1905 1906 1907 1908
find_domain(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
1909
	info = pdev->dev.archdata.iommu;
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
	if (info)
		return info->domain;
	return NULL;
}

/* domain is initialized */
static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
{
	struct dmar_domain *domain, *found = NULL;
	struct intel_iommu *iommu;
	struct dmar_drhd_unit *drhd;
	struct device_domain_info *info, *tmp;
	struct pci_dev *dev_tmp;
	unsigned long flags;
	int bus = 0, devfn = 0;
1925
	int segment;
1926
	int ret;
1927 1928 1929 1930 1931

	domain = find_domain(pdev);
	if (domain)
		return domain;

1932 1933
	segment = pci_domain_nr(pdev->bus);

1934 1935
	dev_tmp = pci_find_upstream_pcie_bridge(pdev);
	if (dev_tmp) {
1936
		if (pci_is_pcie(dev_tmp)) {
1937 1938 1939 1940 1941 1942 1943 1944
			bus = dev_tmp->subordinate->number;
			devfn = 0;
		} else {
			bus = dev_tmp->bus->number;
			devfn = dev_tmp->devfn;
		}
		spin_lock_irqsave(&device_domain_lock, flags);
		list_for_each_entry(info, &device_domain_list, global) {
1945 1946
			if (info->segment == segment &&
			    info->bus == bus && info->devfn == devfn) {
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
				found = info->domain;
				break;
			}
		}
		spin_unlock_irqrestore(&device_domain_lock, flags);
		/* pcie-pci bridge already has a domain, uses it */
		if (found) {
			domain = found;
			goto found_domain;
		}
	}

1959 1960 1961 1962
	domain = alloc_domain();
	if (!domain)
		goto error;

1963 1964 1965 1966 1967 1968 1969 1970 1971
	/* Allocate new domain for the device */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (!drhd) {
		printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
			pci_name(pdev));
		return NULL;
	}
	iommu = drhd->iommu;

1972 1973
	ret = iommu_attach_domain(domain, iommu);
	if (ret) {
1974
		free_domain_mem(domain);
1975
		goto error;
1976
	}
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989

	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		goto error;
	}

	/* register pcie-to-pci device */
	if (dev_tmp) {
		info = alloc_devinfo_mem();
		if (!info) {
			domain_exit(domain);
			goto error;
		}
1990
		info->segment = segment;
1991 1992 1993 1994 1995
		info->bus = bus;
		info->devfn = devfn;
		info->dev = NULL;
		info->domain = domain;
		/* This domain is shared by devices under p2p bridge */
W
Weidong Han 已提交
1996
		domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
1997 1998 1999 2000 2001

		/* pcie-to-pci bridge already has a domain, uses it */
		found = NULL;
		spin_lock_irqsave(&device_domain_lock, flags);
		list_for_each_entry(tmp, &device_domain_list, global) {
2002 2003
			if (tmp->segment == segment &&
			    tmp->bus == bus && tmp->devfn == devfn) {
2004 2005 2006 2007 2008
				found = tmp->domain;
				break;
			}
		}
		if (found) {
2009
			spin_unlock_irqrestore(&device_domain_lock, flags);
2010 2011 2012 2013 2014 2015
			free_devinfo_mem(info);
			domain_exit(domain);
			domain = found;
		} else {
			list_add(&info->link, &domain->devices);
			list_add(&info->global, &device_domain_list);
2016
			spin_unlock_irqrestore(&device_domain_lock, flags);
2017 2018 2019 2020 2021 2022 2023
		}
	}

found_domain:
	info = alloc_devinfo_mem();
	if (!info)
		goto error;
2024
	info->segment = segment;
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
	info->dev = pdev;
	info->domain = domain;
	spin_lock_irqsave(&device_domain_lock, flags);
	/* somebody is fast */
	found = find_domain(pdev);
	if (found != NULL) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		if (found != domain) {
			domain_exit(domain);
			domain = found;
		}
		free_devinfo_mem(info);
		return domain;
	}
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
2043
	pdev->dev.archdata.iommu = info;
2044 2045 2046 2047 2048 2049 2050
	spin_unlock_irqrestore(&device_domain_lock, flags);
	return domain;
error:
	/* recheck it here, maybe others set it */
	return find_domain(pdev);
}

2051
static int iommu_identity_mapping;
2052 2053 2054
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2055

2056 2057 2058
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2059
{
2060 2061 2062 2063 2064
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2065
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2066
		return -ENOMEM;
2067 2068
	}

2069 2070
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2071 2072 2073 2074
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2075
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2076

2077 2078
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2079
				  DMA_PTE_READ|DMA_PTE_WRITE);
2080 2081 2082 2083 2084 2085 2086 2087 2088
}

static int iommu_prepare_identity_map(struct pci_dev *pdev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2089
	domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2090 2091 2092
	if (!domain)
		return -ENOMEM;

2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
		       pci_name(pdev), start, end);
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
	       pci_name(pdev), start, end);
2106
	
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2127

2128
	ret = iommu_domain_identity_map(domain, start, end);
2129 2130 2131 2132
	if (ret)
		goto error;

	/* context entry init */
F
Fenghua Yu 已提交
2133
	ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
2134 2135 2136 2137 2138 2139
	if (ret)
		goto error;

	return 0;

 error:
2140 2141 2142 2143 2144 2145 2146
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
	struct pci_dev *pdev)
{
2147
	if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2148 2149
		return 0;
	return iommu_prepare_identity_map(pdev, rmrr->base_address,
2150
		rmrr->end_address);
2151 2152
}

2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
#ifdef CONFIG_DMAR_FLOPPY_WA
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2163
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2164
	ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
2165 2166

	if (ret)
2167 2168
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2169 2170 2171 2172 2173 2174 2175 2176 2177

}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
#endif /* !CONFIG_DMAR_FLPY_WA */

2178
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191

static int __init si_domain_work_fn(unsigned long start_pfn,
				    unsigned long end_pfn, void *datax)
{
	int *ret = datax;

	*ret = iommu_domain_identity_map(si_domain,
					 (uint64_t)start_pfn << PAGE_SHIFT,
					 (uint64_t)end_pfn << PAGE_SHIFT);
	return *ret;

}

2192
static int __init si_domain_init(int hw)
2193 2194 2195
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2196
	int nid, ret = 0;
2197 2198 2199 2200 2201

	si_domain = alloc_domain();
	if (!si_domain)
		return -EFAULT;

2202
	pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret) {
			domain_exit(si_domain);
			return -EFAULT;
		}
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

	si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;

2219 2220 2221
	if (hw)
		return 0;

2222 2223 2224 2225 2226 2227
	for_each_online_node(nid) {
		work_with_active_regions(nid, si_domain_work_fn, &ret);
		if (ret)
			return ret;
	}

2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
	return 0;
}

static void domain_remove_one_dev_info(struct dmar_domain *domain,
					  struct pci_dev *pdev);
static int identity_mapping(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2240 2241 2242
	info = pdev->dev.archdata.iommu;
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2243 2244 2245 2246 2247

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2248 2249
			       struct pci_dev *pdev,
			       int translation)
2250 2251 2252
{
	struct device_domain_info *info;
	unsigned long flags;
2253
	int ret;
2254 2255 2256 2257 2258

	info = alloc_devinfo_mem();
	if (!info)
		return -ENOMEM;

2259 2260 2261 2262 2263 2264
	ret = domain_context_mapping(domain, pdev, translation);
	if (ret) {
		free_devinfo_mem(info);
		return ret;
	}

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
	info->segment = pci_domain_nr(pdev->bus);
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
	info->dev = pdev;
	info->domain = domain;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	pdev->dev.archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return 0;
}

2280 2281
static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
{
2282 2283 2284 2285 2286 2287 2288 2289
	if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
		return 1;

	if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
		return 1;

	if (!(iommu_identity_mapping & IDENTMAP_ALL))
		return 0;
2290

2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
	/*
	 * We want to start off with all devices in the 1:1 domain, and
	 * take them out later if we find they can't access all of memory.
	 *
	 * However, we can't do this for PCI devices behind bridges,
	 * because all PCI devices behind the same bridge will end up
	 * with the same source-id on their transactions.
	 *
	 * Practically speaking, we can't change things around for these
	 * devices at run-time, because we can't be sure there'll be no
	 * DMA transactions in flight for any of their siblings.
	 * 
	 * So PCI devices (unless they're on the root bus) as well as
	 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
	 * the 1:1 domain, just in _case_ one of their siblings turns out
	 * not to be able to map all of memory.
	 */
2308
	if (!pci_is_pcie(pdev)) {
2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
		if (!pci_is_root_bus(pdev->bus))
			return 0;
		if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
			return 0;
	} else if (pdev->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
		return 0;

	/* 
	 * At boot time, we don't yet know if devices will be 64-bit capable.
	 * Assume that they will -- if they turn out not to be, then we can 
	 * take them out of the 1:1 domain later.
	 */
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
		u64 dma_mask = pdev->dma_mask;

		if (pdev->dev.coherent_dma_mask &&
		    pdev->dev.coherent_dma_mask < dma_mask)
			dma_mask = pdev->dev.coherent_dma_mask;

		return dma_mask >= dma_get_required_mask(&pdev->dev);
	}
2334 2335 2336 2337

	return 1;
}

2338
static int __init iommu_prepare_static_identity_mapping(int hw)
2339 2340 2341 2342
{
	struct pci_dev *pdev = NULL;
	int ret;

2343
	ret = si_domain_init(hw);
2344 2345 2346 2347
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2348 2349 2350
		/* Skip Host/PCI Bridge devices */
		if (IS_BRIDGE_HOST_DEVICE(pdev))
			continue;
2351
		if (iommu_should_identity_map(pdev, 1)) {
2352 2353
			printk(KERN_INFO "IOMMU: %s identity mapping for device %s\n",
			       hw ? "hardware" : "software", pci_name(pdev));
2354

2355
			ret = domain_add_dev_info(si_domain, pdev,
2356
						     hw ? CONTEXT_TT_PASS_THROUGH :
2357 2358 2359 2360
						     CONTEXT_TT_MULTI_LEVEL);
			if (ret)
				return ret;
		}
2361 2362 2363 2364 2365
	}

	return 0;
}

2366
static int __init init_dmars(void)
2367 2368 2369 2370 2371
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
	struct pci_dev *pdev;
	struct intel_iommu *iommu;
2372
	int i, ret;
2373

2374 2375 2376 2377 2378 2379 2380
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2381 2382 2383 2384 2385 2386 2387 2388
		g_num_of_iommus++;
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
	}

W
Weidong Han 已提交
2389 2390 2391 2392 2393 2394 2395 2396
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2397 2398 2399
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2400 2401 2402 2403 2404 2405 2406
		ret = -ENOMEM;
		goto error;
	}

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
2407 2408

		iommu = drhd->iommu;
W
Weidong Han 已提交
2409
		g_iommus[iommu->seq_id] = iommu;
2410

2411 2412 2413 2414
		ret = iommu_init_domains(iommu);
		if (ret)
			goto error;

2415 2416 2417
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2418
		 * among all IOMMU's. Need to Split it later.
2419 2420 2421 2422 2423 2424
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
			goto error;
		}
F
Fenghua Yu 已提交
2425
		if (!ecap_pass_through(iommu->ecap))
2426
			hw_pass_through = 0;
2427 2428
	}

2429 2430 2431
	/*
	 * Start from the sane iommu hardware state.
	 */
2432 2433 2434 2435 2436
	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;

		iommu = drhd->iommu;
2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462

		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;

		iommu = drhd->iommu;

2463 2464 2465 2466 2467 2468 2469
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2470
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2471
			       "invalidation\n",
Y
Yinghai Lu 已提交
2472
				iommu->seq_id,
2473
			       (unsigned long long)drhd->reg_base_addr);
2474 2475 2476
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2477
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2478
			       "invalidation\n",
Y
Yinghai Lu 已提交
2479
				iommu->seq_id,
2480
			       (unsigned long long)drhd->reg_base_addr);
2481 2482 2483
		}
	}

2484
	if (iommu_pass_through)
2485 2486
		iommu_identity_mapping |= IDENTMAP_ALL;

2487
#ifdef CONFIG_DMAR_BROKEN_GFX_WA
2488
	iommu_identity_mapping |= IDENTMAP_GFX;
2489
#endif
2490 2491 2492

	check_tylersburg_isoch();

2493
	/*
2494 2495 2496
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2497
	 */
2498 2499
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2500
		if (ret) {
2501 2502
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
			goto error;
2503 2504 2505
		}
	}
	/*
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2518
	 */
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
		for (i = 0; i < rmrr->devices_cnt; i++) {
			pdev = rmrr->devices[i];
			/*
			 * some BIOS lists non-exist devices in DMAR
			 * table.
			 */
			if (!pdev)
				continue;
			ret = iommu_prepare_rmrr_dev(rmrr, pdev);
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2533
		}
F
Fenghua Yu 已提交
2534
	}
2535

2536 2537
	iommu_prepare_isa();

2538 2539 2540 2541 2542 2543 2544 2545
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
	for_each_drhd_unit(drhd) {
2546 2547 2548 2549 2550 2551 2552
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(drhd->iommu);
2553
			continue;
2554
		}
2555 2556 2557 2558
		iommu = drhd->iommu;

		iommu_flush_write_buffer(iommu);

2559 2560 2561 2562
		ret = dmar_set_interrupt(iommu);
		if (ret)
			goto error;

2563 2564
		iommu_set_root_entry(iommu);

2565
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2566
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
M
mark gross 已提交
2567

2568 2569 2570
		ret = iommu_enable_translation(iommu);
		if (ret)
			goto error;
2571 2572

		iommu_disable_protect_mem_regions(iommu);
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
	}

	return 0;
error:
	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
		iommu = drhd->iommu;
		free_iommu(iommu);
	}
W
Weidong Han 已提交
2583
	kfree(g_iommus);
2584 2585 2586
	return ret;
}

2587
/* This takes a number of _MM_ pages, not VTD pages */
2588 2589 2590
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2591 2592 2593 2594
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct iova *iova = NULL;

2595 2596 2597 2598
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2599 2600
		/*
		 * First try to allocate an io virtual address in
2601
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2602
		 * from higher range
2603
		 */
2604 2605 2606 2607 2608 2609 2610 2611 2612
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
		       nrpages, pci_name(pdev));
2613 2614 2615 2616 2617 2618
		return NULL;
	}

	return iova;
}

2619
static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
2620 2621 2622 2623 2624 2625 2626 2627 2628
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(pdev,
			DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain) {
		printk(KERN_ERR
			"Allocating domain for %s failed", pci_name(pdev));
A
Al Viro 已提交
2629
		return NULL;
2630 2631 2632
	}

	/* make sure context mapping is ok */
W
Weidong Han 已提交
2633
	if (unlikely(!domain_context_mapped(pdev))) {
F
Fenghua Yu 已提交
2634 2635
		ret = domain_context_mapping(domain, pdev,
					     CONTEXT_TT_MULTI_LEVEL);
2636 2637 2638 2639
		if (ret) {
			printk(KERN_ERR
				"Domain context map for %s failed",
				pci_name(pdev));
A
Al Viro 已提交
2640
			return NULL;
2641
		}
2642 2643
	}

2644 2645 2646
	return domain;
}

2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
	info = dev->dev.archdata.iommu;
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2659 2660 2661 2662 2663 2664
static int iommu_dummy(struct pci_dev *pdev)
{
	return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

/* Check if the pdev needs to go through non-identity map and unmap process.*/
2665
static int iommu_no_mapping(struct device *dev)
2666
{
2667
	struct pci_dev *pdev;
2668 2669
	int found;

2670 2671 2672 2673
	if (unlikely(dev->bus != &pci_bus_type))
		return 1;

	pdev = to_pci_dev(dev);
2674 2675 2676
	if (iommu_dummy(pdev))
		return 1;

2677
	if (!iommu_identity_mapping)
2678
		return 0;
2679 2680 2681

	found = identity_mapping(pdev);
	if (found) {
2682
		if (iommu_should_identity_map(pdev, 0))
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
			domain_remove_one_dev_info(si_domain, pdev);
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
			       pci_name(pdev));
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2699
		if (iommu_should_identity_map(pdev, 0)) {
2700
			int ret;
2701 2702 2703 2704
			ret = domain_add_dev_info(si_domain, pdev,
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
2705 2706 2707 2708 2709 2710 2711 2712
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
				       pci_name(pdev));
				return 1;
			}
		}
	}

2713
	return 0;
2714 2715
}

2716 2717
static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
2718 2719 2720
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
2721
	phys_addr_t start_paddr;
2722 2723
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
2724
	int ret;
2725
	struct intel_iommu *iommu;
2726
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
2727 2728

	BUG_ON(dir == DMA_NONE);
2729

2730
	if (iommu_no_mapping(hwdev))
I
Ingo Molnar 已提交
2731
		return paddr;
2732 2733 2734 2735 2736

	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

2737
	iommu = domain_get_iommu(domain);
2738
	size = aligned_nrpages(paddr, size);
2739

2740
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
2741 2742 2743
	if (!iova)
		goto error;

2744 2745 2746 2747 2748
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
2749
			!cap_zlr(iommu->cap))
2750 2751 2752 2753
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
2754
	 * paddr - (paddr + size) might be partial page, we should map the whole
2755
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
2756
	 * might have two guest_addr mapping to the same host paddr, but this
2757 2758
	 * is not a big problem
	 */
2759
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
2760
				 mm_to_dma_pfn(paddr_pfn), size, prot);
2761 2762 2763
	if (ret)
		goto error;

2764 2765
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
2766
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 1);
2767
	else
2768
		iommu_flush_write_buffer(iommu);
2769

2770 2771 2772
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
2773 2774

error:
2775 2776
	if (iova)
		__free_iova(&domain->iovad, iova);
2777
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
F
Fenghua Yu 已提交
2778
		pci_name(pdev), size, (unsigned long long)paddr, dir);
2779 2780 2781
	return 0;
}

2782 2783 2784 2785
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
2786
{
2787 2788
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
				  dir, to_pci_dev(dev)->dma_mask);
2789 2790
}

M
mark gross 已提交
2791 2792
static void flush_unmaps(void)
{
2793
	int i, j;
M
mark gross 已提交
2794 2795 2796 2797 2798

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
2799 2800 2801
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
2802

2803 2804 2805
		if (!deferred_flush[i].next)
			continue;

2806 2807 2808
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
2809
					 DMA_TLB_GLOBAL_FLUSH);
2810
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
2811 2812
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
				iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1, 0);
			else {
				mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
2824
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
2825
		}
2826
		deferred_flush[i].next = 0;
M
mark gross 已提交
2827 2828 2829 2830 2831 2832 2833
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
2834 2835 2836
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
2837
	flush_unmaps();
2838
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
2839 2840 2841 2842 2843
}

static void add_unmap(struct dmar_domain *dom, struct iova *iova)
{
	unsigned long flags;
2844
	int next, iommu_id;
2845
	struct intel_iommu *iommu;
M
mark gross 已提交
2846 2847

	spin_lock_irqsave(&async_umap_flush_lock, flags);
2848 2849 2850
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

2851 2852
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
2853

2854 2855 2856 2857
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
2858 2859 2860 2861 2862 2863 2864 2865 2866

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

2867 2868 2869
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
2870 2871
{
	struct pci_dev *pdev = to_pci_dev(dev);
2872
	struct dmar_domain *domain;
2873
	unsigned long start_pfn, last_pfn;
2874
	struct iova *iova;
2875
	struct intel_iommu *iommu;
2876

2877
	if (iommu_no_mapping(dev))
2878
		return;
2879

2880 2881 2882
	domain = find_domain(pdev);
	BUG_ON(!domain);

2883 2884
	iommu = domain_get_iommu(domain);

2885
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
2886 2887
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
2888 2889
		return;

2890 2891
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
2892

2893 2894
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
		 pci_name(pdev), start_pfn, last_pfn);
2895

2896
	/*  clear the whole page */
2897 2898
	dma_pte_clear_range(domain, start_pfn, last_pfn);

2899
	/* free page tables */
2900 2901
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);

M
mark gross 已提交
2902
	if (intel_iommu_strict) {
2903
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2904
				      last_pfn - start_pfn + 1, 0);
M
mark gross 已提交
2905 2906 2907 2908 2909 2910 2911 2912 2913
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
2914 2915
}

2916 2917
static void *intel_alloc_coherent(struct device *hwdev, size_t size,
				  dma_addr_t *dma_handle, gfp_t flags)
2918 2919 2920 2921
{
	void *vaddr;
	int order;

F
Fenghua Yu 已提交
2922
	size = PAGE_ALIGN(size);
2923
	order = get_order(size);
2924 2925 2926 2927 2928 2929 2930 2931 2932

	if (!iommu_no_mapping(hwdev))
		flags &= ~(GFP_DMA | GFP_DMA32);
	else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
		if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
2933 2934 2935 2936 2937 2938

	vaddr = (void *)__get_free_pages(flags, order);
	if (!vaddr)
		return NULL;
	memset(vaddr, 0, size);

2939 2940 2941
	*dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
					 DMA_BIDIRECTIONAL,
					 hwdev->coherent_dma_mask);
2942 2943 2944 2945 2946 2947
	if (*dma_handle)
		return vaddr;
	free_pages((unsigned long)vaddr, order);
	return NULL;
}

2948 2949
static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
				dma_addr_t dma_handle)
2950 2951 2952
{
	int order;

F
Fenghua Yu 已提交
2953
	size = PAGE_ALIGN(size);
2954 2955
	order = get_order(size);

2956
	intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
2957 2958 2959
	free_pages((unsigned long)vaddr, order);
}

2960 2961 2962
static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
2963 2964 2965
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
2966
	unsigned long start_pfn, last_pfn;
2967
	struct iova *iova;
2968
	struct intel_iommu *iommu;
2969

2970
	if (iommu_no_mapping(hwdev))
2971 2972 2973
		return;

	domain = find_domain(pdev);
2974 2975 2976
	BUG_ON(!domain);

	iommu = domain_get_iommu(domain);
2977

F
FUJITA Tomonori 已提交
2978
	iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
2979 2980
	if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
		      (unsigned long long)sglist[0].dma_address))
2981 2982
		return;

2983 2984
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
2985 2986

	/*  clear the whole page */
2987 2988
	dma_pte_clear_range(domain, start_pfn, last_pfn);

2989
	/* free page tables */
2990
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2991

2992 2993
	if (intel_iommu_strict) {
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2994
				      last_pfn - start_pfn + 1, 0);
2995 2996 2997 2998 2999 3000 3001 3002 3003
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3004 3005 3006
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3007
	struct scatterlist *sglist, int nelems, int dir)
3008 3009
{
	int i;
F
FUJITA Tomonori 已提交
3010
	struct scatterlist *sg;
3011

F
FUJITA Tomonori 已提交
3012
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3013
		BUG_ON(!sg_page(sg));
3014
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3015
		sg->dma_length = sg->length;
3016 3017 3018 3019
	}
	return nelems;
}

3020 3021
static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
			enum dma_data_direction dir, struct dma_attrs *attrs)
3022 3023 3024 3025
{
	int i;
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3026 3027 3028 3029
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3030
	struct scatterlist *sg;
3031
	unsigned long start_vpfn;
3032
	struct intel_iommu *iommu;
3033 3034

	BUG_ON(dir == DMA_NONE);
3035
	if (iommu_no_mapping(hwdev))
F
FUJITA Tomonori 已提交
3036
		return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
3037

3038 3039 3040 3041
	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

3042 3043
	iommu = domain_get_iommu(domain);

3044
	for_each_sg(sglist, sg, nelems, i)
3045
		size += aligned_nrpages(sg->offset, sg->length);
3046

3047 3048
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
				pdev->dma_mask);
3049
	if (!iova) {
F
FUJITA Tomonori 已提交
3050
		sglist->dma_length = 0;
3051 3052 3053 3054 3055 3056 3057 3058
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3059
			!cap_zlr(iommu->cap))
3060 3061 3062 3063
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3064
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3065

3066
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3067 3068 3069 3070 3071 3072 3073 3074 3075 3076
	if (unlikely(ret)) {
		/*  clear the page */
		dma_pte_clear_range(domain, start_vpfn,
				    start_vpfn + size - 1);
		/* free page tables */
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		/* free iova */
		__free_iova(&domain->iovad, iova);
		return 0;
3077 3078
	}

3079 3080
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3081
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 1);
3082
	else
3083
		iommu_flush_write_buffer(iommu);
3084

3085 3086 3087
	return nelems;
}

3088 3089 3090 3091 3092
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3093
struct dma_map_ops intel_dma_ops = {
3094 3095 3096 3097
	.alloc_coherent = intel_alloc_coherent,
	.free_coherent = intel_free_coherent,
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3098 3099
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3100
	.mapping_error = intel_mapping_error,
3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
			int i;
			for (i = 0; i < drhd->devices_cnt; i++)
				if (drhd->devices[i] != NULL)
					break;
			/* ignore DMAR unit if no pci devices exist */
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

	if (dmar_map_gfx)
		return;

	for_each_drhd_unit(drhd) {
		int i;
		if (drhd->ignored || drhd->include_all)
			continue;

		for (i = 0; i < drhd->devices_cnt; i++)
			if (drhd->devices[i] &&
				!IS_GFX_DEVICE(drhd->devices[i]))
				break;

		if (i < drhd->devices_cnt)
			continue;

		/* bypass IOMMU if it is just for gfx devices */
		drhd->ignored = 1;
		for (i = 0; i < drhd->devices_cnt; i++) {
			if (!drhd->devices[i])
				continue;
3250
			drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3251 3252 3253 3254
		}
	}
}

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3276 3277 3278 3279 3280
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3281
					   DMA_CCMD_GLOBAL_INVL);
3282
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3283
					 DMA_TLB_GLOBAL_FLUSH);
3284 3285
		if (iommu_enable_translation(iommu))
			return 1;
3286
		iommu_disable_protect_mem_regions(iommu);
3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3299
					   DMA_CCMD_GLOBAL_INVL);
3300
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3301
					 DMA_TLB_GLOBAL_FLUSH);
3302 3303 3304
	}
}

3305
static int iommu_suspend(void)
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

		spin_lock_irqsave(&iommu->register_lock, flag);

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

		spin_unlock_irqrestore(&iommu->register_lock, flag);
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3345
static void iommu_resume(void)
3346 3347 3348 3349 3350 3351
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3352 3353 3354 3355
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3356
		return;
3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
	}

	for_each_active_iommu(iommu, drhd) {

		spin_lock_irqsave(&iommu->register_lock, flag);

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

		spin_unlock_irqrestore(&iommu->register_lock, flag);
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3379
static struct syscore_ops iommu_syscore_ops = {
3380 3381 3382 3383
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3384
static void __init init_iommu_pm_ops(void)
3385
{
3386
	register_syscore_ops(&iommu_syscore_ops);
3387 3388 3389
}

#else
3390
static inline void init_iommu_pm_ops(void) {}
3391 3392
#endif	/* CONFIG_PM */

3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
LIST_HEAD(dmar_rmrr_units);

static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
{
	list_add(&rmrr->list, &dmar_rmrr_units);
}


int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;

	dmar_register_rmrr_unit(rmrru);
	return 0;
}

static int __init
rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
{
	struct acpi_dmar_reserved_memory *rmrr;
	int ret;

	rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
	ret = dmar_parse_dev_scope((void *)(rmrr + 1),
		((void *)rmrr) + rmrr->header.length,
		&rmrru->devices_cnt, &rmrru->devices, rmrr->segment);

	if (ret || (rmrru->devices_cnt == 0)) {
		list_del(&rmrru->list);
		kfree(rmrru);
	}
	return ret;
}

static LIST_HEAD(dmar_atsr_units);

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;

	list_add(&atsru->list, &dmar_atsr_units);

	return 0;
}

static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
{
	int rc;
	struct acpi_dmar_atsr *atsr;

	if (atsru->include_all)
		return 0;

	atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
	rc = dmar_parse_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt, &atsru->devices,
				atsr->segment);
	if (rc || !atsru->devices_cnt) {
		list_del(&atsru->list);
		kfree(atsru);
	}

	return rc;
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
	int i;
	struct pci_bus *bus;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment == pci_domain_nr(dev->bus))
			goto found;
	}

	return 0;

found:
	for (bus = dev->bus; bus; bus = bus->parent) {
		struct pci_dev *bridge = bus->self;

		if (!bridge || !pci_is_pcie(bridge) ||
		    bridge->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
			return 0;

		if (bridge->pcie_type == PCI_EXP_TYPE_ROOT_PORT) {
			for (i = 0; i < atsru->devices_cnt; i++)
				if (atsru->devices[i] == bridge)
					return 1;
			break;
		}
	}

	if (atsru->include_all)
		return 1;

	return 0;
}

int dmar_parse_rmrr_atsr_dev(void)
{
	struct dmar_rmrr_unit *rmrr, *rmrr_n;
	struct dmar_atsr_unit *atsr, *atsr_n;
	int ret = 0;

	list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) {
		ret = rmrr_parse_dev(rmrr);
		if (ret)
			return ret;
	}

	list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) {
		ret = atsr_parse_dev(atsr);
		if (ret)
			return ret;
	}

	return ret;
}

F
Fenghua Yu 已提交
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct pci_dev *pdev = to_pci_dev(dev);
	struct dmar_domain *domain;

3551 3552 3553
	if (iommu_no_mapping(dev))
		return 0;

F
Fenghua Yu 已提交
3554 3555 3556 3557
	domain = find_domain(pdev);
	if (!domain)
		return 0;

3558
	if (action == BUS_NOTIFY_UNBOUND_DRIVER && !iommu_pass_through) {
F
Fenghua Yu 已提交
3559 3560
		domain_remove_one_dev_info(domain, pdev);

3561 3562 3563 3564 3565 3566
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
		    list_empty(&domain->devices))
			domain_exit(domain);
	}

F
Fenghua Yu 已提交
3567 3568 3569 3570 3571 3572 3573
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3574 3575 3576 3577
int __init intel_iommu_init(void)
{
	int ret = 0;

3578 3579 3580 3581 3582 3583
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
3584
		return 	-ENODEV;
3585
	}
3586

3587
	if (dmar_dev_scope_init() < 0) {
3588 3589
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
3590
		return 	-ENODEV;
3591
	}
3592

3593
	if (no_iommu || dmar_disabled)
3594 3595
		return -ENODEV;

3596 3597 3598 3599 3600 3601
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return 	-ENODEV;
	}

3602 3603 3604 3605 3606 3607
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

3608 3609 3610 3611 3612
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
		return 	-ENODEV;
	}
3613 3614 3615

	init_no_remapping_devices();

3616
	ret = init_dmars();
3617
	if (ret) {
3618 3619
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
3620 3621 3622 3623 3624 3625 3626 3627
		printk(KERN_ERR "IOMMU: dmar init failed\n");
		put_iova_domain(&reserved_iova_list);
		iommu_exit_mempool();
		return ret;
	}
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
3628
	init_timer(&unmap_timer);
3629 3630 3631
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
3632
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
3633

3634
	init_iommu_pm_ops();
3635 3636 3637

	register_iommu(&intel_iommu_ops);

F
Fenghua Yu 已提交
3638 3639
	bus_register_notifier(&pci_bus_type, &device_nb);

3640 3641
	return 0;
}
3642

3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
					   struct pci_dev *pdev)
{
	struct pci_dev *tmp, *parent;

	if (!iommu || !pdev)
		return;

	/* dependent device detach */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	/* Secondary interface's bus number and devfn 0 */
	if (tmp) {
		parent = pdev->bus->self;
		while (parent != tmp) {
			iommu_detach_dev(iommu, parent->bus->number,
3658
					 parent->devfn);
3659 3660
			parent = parent->bus->self;
		}
3661
		if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
3662 3663 3664
			iommu_detach_dev(iommu,
				tmp->subordinate->number, 0);
		else /* this is a legacy PCI bridge */
3665 3666
			iommu_detach_dev(iommu, tmp->bus->number,
					 tmp->devfn);
3667 3668 3669
	}
}

3670
static void domain_remove_one_dev_info(struct dmar_domain *domain,
3671 3672 3673 3674 3675 3676 3677 3678
					  struct pci_dev *pdev)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
	struct list_head *entry, *tmp;

3679 3680
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3681 3682 3683 3684 3685 3686
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_safe(entry, tmp, &domain->devices) {
		info = list_entry(entry, struct device_domain_info, link);
3687 3688
		if (info->segment == pci_domain_nr(pdev->bus) &&
		    info->bus == pdev->bus->number &&
3689 3690 3691 3692 3693 3694 3695
		    info->devfn == pdev->devfn) {
			list_del(&info->link);
			list_del(&info->global);
			if (info->dev)
				info->dev->dev.archdata.iommu = NULL;
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
3696
			iommu_disable_dev_iotlb(info);
3697
			iommu_detach_dev(iommu, info->bus, info->devfn);
3698
			iommu_detach_dependent_devices(iommu, pdev);
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
3713 3714
		if (iommu == device_to_iommu(info->segment, info->bus,
					    info->devfn))
3715 3716 3717 3718 3719 3720 3721 3722
			found = 1;
	}

	if (found == 0) {
		unsigned long tmp_flags;
		spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
		clear_bit(iommu->seq_id, &domain->iommu_bmp);
		domain->iommu_count--;
3723
		domain_update_iommu_cap(domain);
3724
		spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3725

3726 3727 3728 3729 3730 3731 3732
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
			spin_lock_irqsave(&iommu->lock, tmp_flags);
			clear_bit(domain->id, iommu->domain_ids);
			iommu->domains[domain->id] = NULL;
			spin_unlock_irqrestore(&iommu->lock, tmp_flags);
		}
3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
	}

	spin_unlock_irqrestore(&device_domain_lock, flags);
}

static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags1, flags2;

	spin_lock_irqsave(&device_domain_lock, flags1);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
		list_del(&info->link);
		list_del(&info->global);
		if (info->dev)
			info->dev->dev.archdata.iommu = NULL;

		spin_unlock_irqrestore(&device_domain_lock, flags1);

Y
Yu Zhao 已提交
3755
		iommu_disable_dev_iotlb(info);
3756
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
3757
		iommu_detach_dev(iommu, info->bus, info->devfn);
3758
		iommu_detach_dependent_devices(iommu, info->dev);
3759 3760

		/* clear this iommu in iommu_bmp, update iommu count
3761
		 * and capabilities
3762 3763 3764 3765 3766
		 */
		spin_lock_irqsave(&domain->iommu_lock, flags2);
		if (test_and_clear_bit(iommu->seq_id,
				       &domain->iommu_bmp)) {
			domain->iommu_count--;
3767
			domain_update_iommu_cap(domain);
3768 3769 3770 3771 3772 3773 3774 3775 3776
		}
		spin_unlock_irqrestore(&domain->iommu_lock, flags2);

		free_devinfo_mem(info);
		spin_lock_irqsave(&device_domain_lock, flags1);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags1);
}

3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788
/* domain id for virtual machine, it won't be set in context */
static unsigned long vm_domid;

static struct dmar_domain *iommu_alloc_vm_domain(void)
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

	domain->id = vm_domid++;
3789
	domain->nid = -1;
3790 3791 3792 3793 3794 3795
	memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
	domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;

	return domain;
}

3796
static int md_domain_init(struct dmar_domain *domain, int guest_width)
3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	spin_lock_init(&domain->iommu_lock);

	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	INIT_LIST_HEAD(&domain->devices);

	domain->iommu_count = 0;
	domain->iommu_coherency = 0;
3814
	domain->iommu_snooping = 0;
3815
	domain->iommu_superpage = 0;
3816
	domain->max_addr = 0;
3817
	domain->nid = -1;
3818 3819

	/* always allocate the top pgd */
3820
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

static void iommu_free_vm_domain(struct dmar_domain *domain)
{
	unsigned long flags;
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	unsigned long i;
	unsigned long ndomains;

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
		iommu = drhd->iommu;

		ndomains = cap_ndoms(iommu->cap);
3841
		for_each_set_bit(i, iommu->domain_ids, ndomains) {
3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863
			if (iommu->domains[i] == domain) {
				spin_lock_irqsave(&iommu->lock, flags);
				clear_bit(i, iommu->domain_ids);
				iommu->domains[i] = NULL;
				spin_unlock_irqrestore(&iommu->lock, flags);
				break;
			}
		}
	}
}

static void vm_domain_exit(struct dmar_domain *domain)
{
	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

	vm_domain_remove_all_dev_info(domain);
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
3864
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
3865 3866

	/* free page tables */
3867
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
3868 3869 3870 3871 3872

	iommu_free_vm_domain(domain);
	free_domain_mem(domain);
}

3873
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3874
{
3875
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
3876

3877 3878
	dmar_domain = iommu_alloc_vm_domain();
	if (!dmar_domain) {
K
Kay, Allen M 已提交
3879
		printk(KERN_ERR
3880 3881
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
3882
	}
3883
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
3884
		printk(KERN_ERR
3885 3886 3887
			"intel_iommu_domain_init() failed\n");
		vm_domain_exit(dmar_domain);
		return -ENOMEM;
K
Kay, Allen M 已提交
3888
	}
3889
	domain->priv = dmar_domain;
3890

3891
	return 0;
K
Kay, Allen M 已提交
3892 3893
}

3894
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3895
{
3896 3897 3898 3899
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
	vm_domain_exit(dmar_domain);
K
Kay, Allen M 已提交
3900 3901
}

3902 3903
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
3904
{
3905 3906
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);
3907 3908
	struct intel_iommu *iommu;
	int addr_width;
3909 3910 3911 3912 3913 3914 3915

	/* normally pdev is not mapped */
	if (unlikely(domain_context_mapped(pdev))) {
		struct dmar_domain *old_domain;

		old_domain = find_domain(pdev);
		if (old_domain) {
3916 3917 3918
			if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
			    dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
				domain_remove_one_dev_info(old_domain, pdev);
3919 3920 3921 3922 3923
			else
				domain_remove_dev_info(old_domain);
		}
	}

3924 3925
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3926 3927 3928 3929 3930
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
3931 3932 3933 3934 3935
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
3936
		       "sufficient for the mapped address (%llx)\n",
3937
		       __func__, addr_width, dmar_domain->max_addr);
3938 3939
		return -EFAULT;
	}
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
3950 3951
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
3952
			free_pgtable_page(pte);
3953 3954 3955
		}
		dmar_domain->agaw--;
	}
3956

3957
	return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
3958 3959
}

3960 3961
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
3962
{
3963 3964 3965
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);

3966
	domain_remove_one_dev_info(dmar_domain, pdev);
3967
}
3968

3969 3970 3971
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
			   int gfp_order, int iommu_prot)
3972
{
3973
	struct dmar_domain *dmar_domain = domain->priv;
3974
	u64 max_addr;
3975
	int prot = 0;
3976
	size_t size;
3977
	int ret;
3978

3979 3980 3981 3982
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
3983 3984
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
3985

3986
	size     = PAGE_SIZE << gfp_order;
3987
	max_addr = iova + size;
3988
	if (dmar_domain->max_addr < max_addr) {
3989 3990 3991
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
3992
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
3993
		if (end < max_addr) {
3994
			printk(KERN_ERR "%s: iommu width (%d) is not "
3995
			       "sufficient for the mapped address (%llx)\n",
3996
			       __func__, dmar_domain->gaw, max_addr);
3997 3998
			return -EFAULT;
		}
3999
		dmar_domain->max_addr = max_addr;
4000
	}
4001 4002
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4003
	size = aligned_nrpages(hpa, size);
4004 4005
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4006
	return ret;
K
Kay, Allen M 已提交
4007 4008
}

4009 4010
static int intel_iommu_unmap(struct iommu_domain *domain,
			     unsigned long iova, int gfp_order)
K
Kay, Allen M 已提交
4011
{
4012
	struct dmar_domain *dmar_domain = domain->priv;
4013
	size_t size = PAGE_SIZE << gfp_order;
4014

4015 4016
	dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
			    (iova + size - 1) >> VTD_PAGE_SHIFT);
4017

4018 4019
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4020 4021

	return gfp_order;
K
Kay, Allen M 已提交
4022 4023
}

4024 4025
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
					    unsigned long iova)
K
Kay, Allen M 已提交
4026
{
4027
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4028
	struct dma_pte *pte;
4029
	u64 phys = 0;
K
Kay, Allen M 已提交
4030

4031
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, 0);
K
Kay, Allen M 已提交
4032
	if (pte)
4033
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4034

4035
	return phys;
K
Kay, Allen M 已提交
4036
}
4037

S
Sheng Yang 已提交
4038 4039 4040 4041 4042 4043 4044
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;
4045 4046
	if (cap == IOMMU_CAP_INTR_REMAP)
		return intr_remapping_enabled;
S
Sheng Yang 已提交
4047 4048 4049 4050

	return 0;
}

4051 4052 4053 4054 4055
static struct iommu_ops intel_iommu_ops = {
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4056 4057
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4058
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
4059
	.domain_has_cap = intel_iommu_domain_has_cap,
4060
};
4061 4062 4063 4064 4065 4066 4067 4068 4069

static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
	 * but needs it:
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
4070 4071 4072 4073 4074 4075

	/* https://bugzilla.redhat.com/show_bug.cgi?id=538163 */
	if (dev->revision == 0x07) {
		printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
		dmar_map_gfx = 0;
	}
4076 4077 4078
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4079

4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4090 4091 4092 4093
static void __devinit quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
{
	unsigned short ggc;

4094
	if (pci_read_config_word(dev, GGC, &ggc))
4095 4096
		return;

4097
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4098 4099 4100 4101 4102 4103 4104 4105 4106
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
	}
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}