diff --git a/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala b/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala index 1d2aae7a9d48ed9a276eed780dfc365159bb4a80..79666b4cf129c8f0c13844dc8f1e61d6a7434c77 100644 --- a/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala +++ b/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala @@ -205,6 +205,11 @@ class LoadUnit_S2 extends XSModule { io.in.ready := io.out.ready || !io.in.valid + XSDebug(io.out.fire(), "dcache hit: pc %x rdata %x <- D$ %x + fwd %x(%b)\n", + s2_uop.cf.pc, rdataPartialLoad, io.dcacheResp.bits.data, + forwardData.asUInt, forwardMask.asUInt + ) + }