/* Copyright (c) 2020 PaddlePaddle Authors. All Rights Reserved. Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except in compliance with the License. You may obtain a copy of the License at http://www.apache.org/licenses/LICENSE-2.0 Unless required by applicable law or agreed to in writing, software distributed under the License is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the License for the specific language governing permissions and limitations under the License. */ #include "paddle/fluid/operators/conv_op.h" #include #include #include #include "paddle/fluid/platform/cudnn_workspace_helper.h" #ifdef PADDLE_WITH_XPU namespace paddle { namespace operators { template class GemmConvXPUKernel : public framework::OpKernel { public: void Compute(const framework::ExecutionContext& context) const override { const Tensor* input = context.Input("Input"); // The filter will be reshaped in the calculations, // so here use an assignment operation, // that avoids modifying the variable in the Scope. Tensor filter = *context.Input("Filter"); Tensor* output = context.Output("Output"); output->mutable_data(context.GetPlace()); int groups = context.Attr("groups"); std::vector strides = context.Attr>("strides"); std::vector paddings = context.Attr>("paddings"); std::vector dilations = context.Attr>("dilations"); const std::string data_format = context.Attr("data_format"); const std::string padding_algorithm = context.Attr("padding_algorithm"); PADDLE_ENFORCE_EQ(data_format == "NHWC" || data_format == "NDHWC", false, platform::errors::InvalidArgument( ("XPU do support data_format is NCHW in conv op."))); framework::DDim in_data_dims = framework::slice_ddim(input->dims(), 2, input->dims().size()); framework::DDim filter_data_dims = framework::slice_ddim(filter.dims(), 2, filter.dims().size()); std::vector ksize = framework::vectorize(filter_data_dims); UpdatePaddingAndDilation(&paddings, &dilations, padding_algorithm, in_data_dims, strides, ksize); const int batch_size = static_cast(input->dims()[0]); const int img_c = static_cast(input->dims()[1]); const int img_h = static_cast(input->dims()[2]); const int img_w = static_cast(input->dims()[3]); const int f = static_cast(filter.dims()[0]); auto& dev_ctx = context.template device_context(); int r = xpu::conv2d( dev_ctx.x_context(), input->data(), filter.data(), output->data(), batch_size, img_c, img_h, img_w, f, ksize, strides, paddings, dilations, groups, nullptr, nullptr, nullptr, true); PADDLE_ENFORCE_EQ( r, XPU_SUCCESS, platform::errors::External("XPU conv kernel return wrong value[%d %s]", r, XPUAPIErrorMsg[r])); } }; template class GemmConvGradXPUKernel : public framework::OpKernel { public: void Compute(const framework::ExecutionContext& context) const override { const Tensor* input = context.Input("Input"); const Tensor* output_grad = context.Input(framework::GradVarName("Output")); Tensor* input_grad = context.Output(framework::GradVarName("Input")); Tensor* filter_grad = context.Output(framework::GradVarName("Filter")); // The filter and filter_grad will be reshaped in the calculations, // so here use an assignment operation, // that avoids modifying the variable in the Scope. Tensor filter = *context.Input("Filter"); if (!input_grad && !filter_grad) return; int groups = context.Attr("groups"); std::vector strides = context.Attr>("strides"); std::vector paddings = context.Attr>("paddings"); std::vector dilations = context.Attr>("dilations"); const std::string data_format = context.Attr("data_format"); const std::string padding_algorithm = context.Attr("padding_algorithm"); PADDLE_ENFORCE_EQ( data_format == "NHWC" || data_format == "NDHWC", false, platform::errors::InvalidArgument( ("XPU do support data_format is NCHW in conv grad op."))); framework::DDim in_data_dims = framework::slice_ddim(input->dims(), 2, input->dims().size()); framework::DDim filter_data_dims = framework::slice_ddim(filter.dims(), 2, filter.dims().size()); std::vector ksize = framework::vectorize(filter_data_dims); UpdatePaddingAndDilation(&paddings, &dilations, padding_algorithm, in_data_dims, strides, ksize); const int batch_size = static_cast(input->dims()[0]); const int img_c = static_cast(input->dims()[1]); const int img_h = static_cast(input->dims()[2]); const int img_w = static_cast(input->dims()[3]); const int f = static_cast(filter.dims()[0]); if (input_grad) { input_grad->mutable_data(context.GetPlace()); } if (filter_grad) { filter_grad->mutable_data(context.GetPlace()); } auto& dev_ctx = context.template device_context(); int r = xpu::conv2d_grad( dev_ctx.x_context(), input->data(), filter.data(), output_grad->data(), input_grad ? input_grad->data() : nullptr, filter_grad ? filter_grad->data() : nullptr, batch_size, img_c, img_h, img_w, f, ksize, strides, paddings, dilations, groups, nullptr, nullptr, nullptr, nullptr, nullptr, true); PADDLE_ENFORCE_EQ( r, XPU_SUCCESS, platform::errors::External("XPU conv kernel return wrong value[%d %s]", r, XPUAPIErrorMsg[r])); } }; } // namespace operators } // namespace paddle namespace ops = paddle::operators; REGISTER_OP_XPU_KERNEL( depthwise_conv2d, ops::GemmConvXPUKernel); REGISTER_OP_XPU_KERNEL( conv2d, ops::GemmConvXPUKernel); REGISTER_OP_XPU_KERNEL( conv2d_grad, ops::GemmConvGradXPUKernel); REGISTER_OP_XPU_KERNEL( depthwise_conv2d_grad, ops::GemmConvGradXPUKernel); #endif